## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### **General Description**

The MAX32655 microcontroller (MCU) is an advanced system-on-chip (SoC) featuring an Arm<sup>®</sup> Cortex<sup>®</sup>-M4F CPU for efficient computation of complex functions and algorithms that is qualified to operate at a temperature range of -40°C to +105°C. The SoC integrates power regulation and management with a single inductor multiple output (SIMO) buck regulator system. On board is the latest generation Bluetooth<sup>®</sup> 5.2 Low Energy (LE) radio, supporting LE Audio, angle of arrival (AoA), and angle of departure (AoD) for direction finding, long-range (coded), and high-throughput modes.

The device offers large onboard memory with 512KB flash and 128KB SRAM, with optional error correction coding on one 32KB SRAM bank. This 32KB bank can be optionally retained in backup mode. An 8KB user OTP area is available and 8 bytes are retained, even during power-down.

Many high-speed interfaces are supported on the device including multiple QSPI, UART, and I<sup>2</sup>C serial interfaces, plus one I<sup>2</sup>S port for connecting to an audio codec. An eight-input, 10-bit ADC is available to monitor analog input from external analog sources.

The device is available in an 81 CTBGA (9 x 9, 8mm x 8mm, 0.8mm pitch) package.

### **Applications**

- Asset Tracking
- Fitness/Health and Medical Wearables
- Hearables
- Industrial Sensors
- Wireless Computer Peripherals and I/O Devices

### **Benefits and Features**

- Ultra-Low-Power Wireless Microcontroller
  - Internal 100MHz Oscillator
  - Flexible Low-Power Modes with 7.3728MHz
     System Clock Option
  - 512KB Flash and 128KB SRAM
  - Optional ECC on One 32KB SRAM Bank
  - 16KB Instruction Cache
- Bluetooth 5.2 LE Radio
  - Dedicated, Ultra-Low-Power, 32-Bit RISC-V Coprocessor to Offload Timing-Critical Bluetooth Processing
  - Fully Open-Source Bluetooth 5.2 Stack Available
  - Supports AoA, AoD, LE Audio, and Mesh
  - High-Throughput (2Mbps) Mode
  - Long-Range (125kbps and 500kbps) Modes
  - Rx Sensitivity: -97.5dBm; Tx Power: +4.5dBm
  - Single-Ended Antenna Connection (50Ω)
- Power Management Maximizes Battery Life
  - 2.0V to 3.6V Supply Voltage Range
  - Integrated SIMO Power Regulator
  - Dynamic Voltage Scaling (DVS)
  - 23.8µA/MHz Active Current at 3.0V
  - 4.4µA at 3.0V Retention Current for 32KB
  - Selectable SRAM Retention + RTC in Low-Power Modes
- Multiple Peripherals for System Control
  - Two High-Speed SPI Master/Slave
  - Three High-Speed I<sup>2</sup>C Master/Slave (3.4Mbps)
  - Four UART, One I<sup>2</sup>S Master/Slave
  - 8-Input, 10-Bit Sigma-Delta ADC 7.8ksps
  - Four Micro-Power Comparators
  - · Timers: Two 32-Bit, Two LP, Two Watchdog Timers
  - 1-Wire Master
  - Four Pulse Train (PWM) Engines
  - RTC with Wake-Up Timer
  - · Up to 52 GPIOs
- Security and Integrity
  - Available Secure Boot
  - TRNG Seed Generator
  - AES 128/192/256 Hardware Acceleration Engine

Ordering Information appears at end of data sheet.

Arm and Cortex are registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. Bluetooth is a trademark of Bluetooth SIG, Inc.



## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### Simplified Block Diagram



Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### **TABLE OF CONTENTS**

| General Description                                                     |
|-------------------------------------------------------------------------|
| Applications                                                            |
| Benefits and Features                                                   |
| Simplified Block Diagram                                                |
| Absolute Maximum Ratings                                                |
| Package Information                                                     |
| 81 CTBGA                                                                |
| Electrical Characteristics                                              |
| Electrical Characteristics—SPI                                          |
| Electrical Characteristics—I <sup>2</sup> C                             |
| Electrical Characteristics—I <sup>2</sup> S                             |
| Electrical Characteristics—1-Wire Master                                |
| Pin Configuration                                                       |
| 81 CTBGA                                                                |
| Pin Description                                                         |
| Detailed Description                                                    |
| Arm Cortex-M4 with FPU Processor and RISC-V RV32 Processor              |
| Memory                                                                  |
| Internal Flash Memory                                                   |
| Internal SRAM                                                           |
| Bluetooth 5.2                                                           |
| Bluetooth 5.2 Low Energy Radio                                          |
| Bluetooth 5.2 Software Stack                                            |
| Comparators                                                             |
| Dynamic Voltage Scaling (DVS) Controller 34                             |
| Clocking Scheme                                                         |
| General-Purpose I/O (GPIO) and Special Function Pins                    |
| Analog-to-Digital Converter (ADC)                                       |
| Single-Inductor Multiple-Output (SIMO) Switch-Mode Power Supply (SMPS). |
| Power Management                                                        |
| Power Management Unit (PMU)                                             |
| ACTIVE Mode                                                             |
| SLEEP Mode                                                              |
| LOW POWER Mode (LPM)                                                    |
| MICRO POWER Mode (µPM)                                                  |
| STANDBY Mode                                                            |
| BACKUP Mode                                                             |
| POWER DOWN Mode (PDM)                                                   |

Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

## TABLE OF CONTENTS (CONTINUED)

| Wake-Up Sources                                                                    | 40 |
|------------------------------------------------------------------------------------|----|
| Real-Time Clock (RTC)                                                              | 40 |
| Programmable Timers                                                                | 40 |
| 32-Bit Timer/Counter/PWM (TMR, LPTMR)                                              | 40 |
| Watchdog Timer (WDT)                                                               | 41 |
| Pulse Train Engine (PT)                                                            | 42 |
| Serial Peripherals                                                                 | 42 |
| I <sup>2</sup> C Interface (I2C)                                                   | 42 |
| I <sup>2</sup> S Interface (I2S)                                                   | 43 |
| Serial Peripheral Interface (SPI)                                                  | 43 |
| UART (UART, LPUART)                                                                | 44 |
| 1-Wire Master (OWM)                                                                | 44 |
| Standard DMA Controller                                                            | 45 |
| Security                                                                           | 45 |
| AES                                                                                | 45 |
| True Random Number Generator (TRNG) Non-Deterministic Random Bit Generator (NDRBG) | 45 |
| CRC Module                                                                         | 45 |
| Secure Boot.                                                                       | 46 |
| Debug and Development Interface (SWD, JTAG)                                        | 46 |
| Ordering Information                                                               | 47 |
| Revision History                                                                   | 48 |

Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### LIST OF FIGURES

| Figure 1. SPI Master Mode Timing Diagram    | . 23 |
|---------------------------------------------|------|
| Figure 2. SPI Slave Mode Timing Diagram     | . 24 |
| Figure 3. I <sup>2</sup> C Timing Diagram   | . 24 |
| Figure 4. I <sup>2</sup> S Timing Diagram   | . 25 |
| Figure 5. 1-Wire Master Data Timing Diagram | . 26 |
| Figure 6. Clocking Scheme Diagram.          | . 36 |

Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### LIST OF TABLES

| Table 1. BACKUP Mode SRAM Retention           | 39 |
|-----------------------------------------------|----|
| Table 2. Wake-Up Sources                      | 40 |
| Table 3. Timer Configuration Options          | 41 |
| Table 4. Watchdog Timer Configuration Options | 42 |
| Table 5. SPI Configuration Options            | 43 |
| Table 6. UART Configuration Options           | 44 |
| Table 7. Common CRC Polynomials.              | 45 |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### **Absolute Maximum Ratings**

| V <sub>COREA</sub> , V <sub>COREB</sub> | 0.3V to +1.21V                    |
|-----------------------------------------|-----------------------------------|
| V <sub>DDIO</sub>                       | 0.3V to +1.89V                    |
| V <sub>DDIOH</sub>                      |                                   |
| V <sub>REGI</sub>                       | 0.3V to +3.6V                     |
| V <sub>DDA</sub>                        | 0.3V to +1.89V                    |
| BLE_LDO_IN                              |                                   |
| RSTN, GPIO (V <sub>DDIOH</sub> )        | 0.3V to V <sub>DDIOH</sub> + 0.5V |
| GPIO (V <sub>DDIO</sub> )               | -0.3V to V <sub>DDIO</sub> + 0.5V |
| 32KIN, 32KOUT                           | 0.3V to V <sub>DDA</sub> + 0.2V   |
| HFXIN, HFXOUT                           | 0.3V to V <sub>DDA</sub> + 0.2V   |
| Output Current (sink) by Any GPIO Pin   |                                   |
| Output Current (source) by Any GPIO Pin | 25mA                              |

| V <sub>DDIO</sub> Combined Pins (sink)                   |           |
|----------------------------------------------------------|-----------|
| V <sub>DDIOH</sub> Combined Pins (sink)                  | .100mA    |
| V <sub>SSA</sub>                                         | .100mA    |
| V <sub>SS</sub> , V <sub>SS</sub> TX, V <sub>SS</sub> RX | .100mA    |
| V <sub>SSPWR</sub>                                       |           |
| Continuous Package Power Dissipation CTBGA (mi           | ultilayer |
| board) $T_A = +70^{\circ}C$ (derate 24.10mW/°C           | above     |
| +70°C)1928                                               | 8.18mW    |
| Operating Temperature Range40°C to                       | +105°C    |
| Storage Temperature Range65°C to                         | +150°C    |
| Soldering Temperature                                    | +260°C    |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Package Information**

### 81 CTBGA

| Package Code                                          | X8188+4C       |  |  |  |
|-------------------------------------------------------|----------------|--|--|--|
| Outline Number                                        | <u>21-0735</u> |  |  |  |
| Land Pattern Number 90-0460                           |                |  |  |  |
| Thermal Resistance, Four-Layer Board                  |                |  |  |  |
| Junction-to-Ambient (0 <sub>JA</sub> )                | 41.49°C/W      |  |  |  |
| Junction-to-Case Thermal Resistance ( $\theta_{JC}$ ) | 10.81°C/W      |  |  |  |

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <u>www.maximintegrated.com/</u> <u>thermal-tutorial</u>.

### **Electrical Characteristics**

| PARAMETER         | SYMBOL             | CONDITIONS | MIN                                    | TYP | MAX  | UNITS |
|-------------------|--------------------|------------|----------------------------------------|-----|------|-------|
| POWER SUPPLIES    |                    |            |                                        |     |      |       |
| Core Input Supply | V <sub>COREA</sub> | Falling    | V <sub>COREA</sub><br>V <sub>RST</sub> | 1.1 | 1.21 | V     |
| Vollage A         | oltage A           | Rising     | 0.9                                    | 1.1 | 1.21 |       |
| Core Input Supply | V <sub>COREB</sub> | Falling    | V <sub>COREB</sub><br>V <sub>RST</sub> | 1.1 | 1.21 | v     |
| Voltage B         |                    | Rising     | 0.9                                    | 1.1 | 1.21 |       |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### **Electrical Characteristics (continued)**

| PARAMETER                            | SYMBOL             | CONDITIONS                   | MIN  | TYP   | MAX  | UNITS |
|--------------------------------------|--------------------|------------------------------|------|-------|------|-------|
| Input Supply Voltage,                | Vara               | Falling                      | 2.0  | 3.0   | 3.6  | v     |
| Battery                              | V <sub>REGI</sub>  | Rising                       | 2.45 | 3.0   | 3.6  | v     |
| Input Supply Voltage,<br>Analog      | V <sub>DDA</sub>   |                              | 1.71 | 1.8   | 1.89 | v     |
| Input Supply Voltage,<br>TXIN        | V <sub>TXIN</sub>  | Bluetooth transmitter supply | 1.1  | 1.3   | 1.9  | V     |
| Input Supply Voltage,<br>RXIN        | V <sub>RXIN</sub>  | Bluetooth receiver supply    | 1.1  | 1.3   | 1.9  | V     |
| Input Supply Voltage,<br>GPIO        | V <sub>DDIO</sub>  |                              | 1.71 | 1.8   | 1.89 | V     |
| Input Supply Voltage,<br>GPIO (High) | V <sub>DDIOH</sub> |                              | 1.71 | 3.0   | 3.6  | V     |
|                                      |                    | Monitors V <sub>COREA</sub>  |      | 0.76  |      | -     |
|                                      |                    | Monitors V <sub>COREB</sub>  | 0.72 | 0.77  |      |       |
|                                      |                    | Monitors V <sub>DDA</sub>    | 1.58 | 1.64  | 1.69 |       |
| Power-Fail Reset                     | V                  | Monitors V <sub>DDIO</sub>   | 1.58 | 1.64  | 1.69 | v     |
| Voltage                              | V <sub>RST</sub>   | Monitors V <sub>DDIOH</sub>  | 1.58 | 1.64  | 1.69 |       |
|                                      |                    | Monitors V <sub>REGI</sub>   | 1.91 | 1.98  | 2.08 |       |
|                                      |                    | Monitors V <sub>RXOUT</sub>  |      | 0.773 |      |       |
|                                      |                    | Monitors V <sub>TXOUT</sub>  |      | 0.773 |      |       |
| Power-On Reset                       |                    | Monitors V <sub>COREA</sub>  |      | 0.57  |      | - V   |
| Voltage                              | V <sub>POR</sub>   | Monitors V <sub>DDA</sub>    |      | 1.25  |      |       |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### **Electrical Characteristics (continued)**

| PARAMETER                                 | SYMBOL     | CONDITIONS                                                                                                                                                                                                                                                                                                                                                            | MIN | TYP  | MAX | UNITS  |
|-------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| V <sub>REGI</sub> Current, ACTIVE<br>Mode |            | Dynamic, IPO enabled, $f_{SYS\_CLK(MAX)} =$<br>100MHz, total current into $V_{REGI}$ pin,<br>$V_{REGI} = 3.0V$ , $V_{COREA} = V_{COREB} =$<br>1.1V, CM4 in ACTIVE mode executing<br>Coremark <sup>®</sup> , RV32 in SLEEP mode, ECC<br>disabled; inputs tied to $V_{SS}$ , $V_{DDIO}$ , or<br>$V_{DDIOH}$ ; outputs source/sink 0mA                                   |     | 23.8 |     |        |
|                                           | IREGI_DACT | Dynamic, IPO enabled, $f_{SYS\_CLK(MAX)} =$<br>100MHz, total current into $V_{REGI}$ pin,<br>$V_{REGI} = 3.0V$ , $V_{COREA} = V_{COREB} =$<br>1.1V, CM4 and RV32 in ACTIVE mode<br>executing While(1), ECC disabled; inputs<br>tied to $V_{SS}$ , $V_{DDIO}$ , or $V_{DDIOH}$ ; outputs<br>source/sink 0mA. This specification is a<br>function of the IPO frequency. |     | 29.3 |     | μA/MHz |
|                                           |            | Dynamic, IPO enabled, $f_{SYS\_CLK(MAX)} =$<br>100MHz, total current into $V_{REGI}$ pin,<br>$V_{REGI} = 3.0V$ , $V_{COREA} = V_{COREB} =$<br>1.1V, CM4 in ACTIVE mode executing<br>While(1), RV32 in SLEEP mode, ECC<br>disabled; inputs tied to $V_{SS}$ , $V_{DDIO}$ , or<br>$V_{DDIOH}$ ; outputs source/sink 0mA                                                 |     | 22.2 |     |        |
|                                           |            | Dynamic, total current into $V_{REGI}$ pin,<br>$V_{REGI}$ = 3.0V, $V_{COREA}$ = $V_{COREB}$ =<br>1.1V, CM4 in SLEEP mode, RV32 in<br>ACTIVE mode running from ISO, ECC<br>disabled; inputs tied to $V_{SS}$ , $V_{DDIO}$ , or<br>$V_{DDIOH}$ ; outputs source/sink 0mA                                                                                                |     | 18.7 |     |        |
|                                           | IREGI_FACT | Fixed, IPO enabled, ISO enabled, total<br>current into $V_{REGI}$ , $V_{REGI}$ = 3.0V,<br>$V_{COREA}$ = $V_{COREB}$ = 1.1V, CM4 in<br>ACTIVE mode 0MHz, RV32 in ACTIVE<br>mode 0MHz; inputs tied to $V_{SS}$ , $V_{DDIO}$ ,<br>or $V_{DDIOH}$ ; outputs source/sink 0mA                                                                                               |     | 740  |     | μΑ     |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### **Electrical Characteristics (continued)**

| PARAMETER                                      | SYMBOL     | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                  | MIN | TYP  | MAX | UNITS  |
|------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| V <sub>REGI</sub> Current, SLEEP<br>Mode       | IREGI_DSLP | Dynamic, IPO enabled, $f_{SYS\_CLK(MAX)} =$<br>100MHz, ISO enabled, total current into<br>V <sub>REGI</sub> pins, V <sub>REGI</sub> = 3.0V, V <sub>COREA</sub> =<br>V <sub>COREB</sub> = 1.1V, CM4 in SLEEP mode,<br>RV32 in SLEEP mode, ECC disabled,<br>standard DMA with two channels active;<br>inputs tied to V <sub>SS</sub> , V <sub>DDIO</sub> , or V <sub>DDIOH</sub> ;<br>outputs source/sink 0mA |     | 6.4  |     | µA/MHz |
|                                                | IREGI_FSLP | Fixed, IPO enabled, ISO enabled, total<br>current into $V_{REGI}$ pins, $V_{REGI}$ = 3.0V,<br>$V_{COREA}$ = $V_{COREB}$ = 1.1V, CM4 in<br>SLEEP mode, RV32 in SLEEP mode,<br>ECC disabled; inputs tied to $V_{SS}$ , $V_{DDIO}$ ,<br>or $V_{DDIOH}$ ; outputs source/sink 0mA                                                                                                                               |     | 1.33 |     | mA     |
| V <sub>REGI</sub> Current, LOW                 | IREGI_DLP  | Dynamic, ISO enabled, total current into<br>$V_{REGI}$ pins, $V_{REGI}$ = 3.0V, $V_{COREA}$ =<br>$V_{COREB}$ = 1.1V, CM4 powered off, RV32<br>in ACTIVE mode, $f_{SYS}$ CLK(MAX) =<br>60MHz; inputs tied to $V_{SS}$ , $V_{DDIO}$ , or<br>$V_{DDIOH}$ ; outputs source/sink 0mA                                                                                                                             |     | 18.7 |     | µA/MHz |
| POWER Mode                                     | IREGI_FLP  | Fixed, ISO enabled, total current into<br>$V_{REGI}$ pins, $V_{REGI}$ = 3.0V, $V_{COREA}$ =<br>$V_{COREB}$ = 1.1V, CM4 powered off, RV32<br>in ACTIVE mode 0MHz; inputs tied to<br>$V_{SS}$ , $V_{DDIO}$ , or $V_{DDIOH}$ ; outputs source/<br>sink 0mA                                                                                                                                                     |     | 630  |     | μΑ     |
| V <sub>REGI</sub> Current, MICRO<br>POWER Mode | IREGI_DMP  | Dynamic, ERTCO enabled, IBRO<br>enabled, total current into $V_{REGI}$ pins,<br>$V_{REGI} = 3.0V$ , $V_{COREA} = V_{COREB} =$<br>1.1V, LPUART active, f <sub>LPUART</sub> =<br>32.768kHz; inputs tied to V <sub>SS</sub> , V <sub>DDIO</sub> , or<br>V <sub>DDIOH</sub> ; outputs source/sink 0mA                                                                                                           |     | 230  |     | μΑ     |
| V <sub>REGI</sub> Current,<br>STANDBY Mode     | IREGI_STBY | Fixed, total current into $V_{REGI}$ pins,<br>$V_{REGI}$ = 3.0V, $V_{COREA}$ = $V_{COREB}$ =<br>1.1V; inputs tied to $V_{SS}$ , $V_{DDIO}$ , or<br>$V_{DDIOH}$ ; outputs source/sink 0mA                                                                                                                                                                                                                    |     | 7.1  |     | μΑ     |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### **Electrical Characteristics (continued)**

| PARAMETER                                      | SYMBOL                                                                  | COND                                                                                                                                                                                                           | ITIONS                                 | MIN              | TYP  | MAX              | UNITS |
|------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------|------|------------------|-------|
| V <sub>REGI</sub> Current,<br>BACKUP Mode      |                                                                         | Total current into<br>$V_{REGI}$ pins, $V_{REGI}$<br>= 3.0V, $V_{COREA}$ =<br>$V_{COREB}$ = 1.1V,<br>RTC disabled;<br>inputs tied to $V_{SS}$ ,<br>$V_{DDIO}$ , or $V_{DDIOH}$ ;<br>outputs source/sink<br>0mA | All SRAM retained                      |                  | 6.3  |                  |       |
|                                                | I <sub>REGI_BK</sub>                                                    | Total current into<br>$V_{REGI}$ pins, $V_{REGI}$<br>= 3.0V, $V_{COREA}$ =<br>$V_{COREB}$ = 1.1V,<br>RTC disabled;<br>inputs tied to $V_{SS}$ ,<br>$V_{DDIO}$ , or $V_{DDIOH}$ ,<br>outputs source/sink<br>0mA | No SRAM retention                      |                  | 3    |                  | μΑ    |
|                                                |                                                                         | Total current into                                                                                                                                                                                             | SRAM0 retained                         |                  | 4.4  |                  |       |
|                                                |                                                                         | $V_{REGI}$ pins, $V_{REGI}$<br>= 3.0V, $V_{COREA}$ =                                                                                                                                                           | SRAM0 and<br>SRAM1 retained            |                  | 5.2  |                  |       |
|                                                | RTC disabled<br>inputs tied to<br>V <sub>DDIO</sub> , or V <sub>D</sub> | V <sub>COREB</sub> = 1.1V,<br>RTC disabled;<br>inputs tied to V <sub>SS</sub> ,<br>V <sub>DDIO</sub> , or V <sub>DDIOH</sub> ;<br>outputs source/sink<br>0mA                                                   | SRAM0, SRAM1,<br>and SRAM2<br>retained |                  | 5.6  |                  |       |
| V <sub>REGI</sub> Current, POWER<br>DOWN Mode  | IREGI_PDM                                                               | Total current into $V_R$<br>3.0V, $V_{COREA} = V_{CO}$<br>tied to $V_{SS}$ , $V_{DDIO}$ , or<br>source/sink 0mA                                                                                                | DREB = 1.1V; inputs                    |                  | 0.16 |                  | μΑ    |
| V <sub>REGO_X</sub> Output<br>Current          | V <sub>REGO_X_IOU</sub><br>T                                            | Output current for ea<br>outputs                                                                                                                                                                               | ich of the $V_{REGO_X}$                |                  | 5    | 50               | mA    |
| V <sub>REGO_X</sub> Output<br>Current Combined | V <sub>REGO_X_IOU</sub><br>T_TOT                                        | All four V <sub>REGO_X</sub> ou                                                                                                                                                                                | tputs combined                         |                  | 15   | 100              | mA    |
| V <sub>REGO_X</sub> Output<br>Voltage Range    | V <sub>REGO_X_RA</sub><br>NGE                                           | $V_{REGI} \ge V_{REGO_X} + 200 \text{mV}$ ; output<br>voltage range must be configured to meet<br>the input voltage range of the load device<br>pin (V <sub>RST</sub> to V <sub>MAX</sub> )                    |                                        | V <sub>RST</sub> | 1.0  | V <sub>MAX</sub> | v     |
| V <sub>REGO_X</sub> Efficiency                 | V <sub>REGO_X_EFF</sub>                                                 | V <sub>REGI</sub> = 2.7V, V <sub>REG</sub><br>30mA                                                                                                                                                             |                                        | 90               |      | %                |       |
| SLEEP Mode Resume<br>Time                      | t <sub>SLP_ON</sub>                                                     | Time from power mode exit to execution of first user instruction     0.847                                                                                                                                     |                                        |                  |      | μs               |       |
| LOW POWER Mode<br>Resume Time                  | t <sub>LP_ON</sub>                                                      | Time from power mo<br>of first user instructio                                                                                                                                                                 |                                        |                  | 6.08 |                  | μs    |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### **Electrical Characteristics (continued)**

| PARAMETER                                              | SYMBOL                          | CONDITIONS                                                                                                                                    | MIN    | TYP                | MAX     | UNITS |
|--------------------------------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------|---------|-------|
| MICRO POWER Mode<br>Resume Time                        | t <sub>MP_ON</sub>              | Time from power mode exit to execution of first user instruction                                                                              |        | 12.4               |         | us    |
| STANDBY Mode<br>Resume Time                            | <sup>t</sup> STBY_ON            | Time from power mode exit to execution of first user instruction                                                                              |        | 14.7               |         | μs    |
| BACKUP Mode Resume Time                                | <sup>t</sup> BKU_ON             | Time from power mode exit to execution of first user instruction                                                                              |        | 1.15               |         | ms    |
| POWER DOWN Mode<br>Resume Time                         | <sup>t</sup> PDM_ON             | Time from power mode exit to execution of first user instruction                                                                              |        | 5                  |         | ms    |
| CLOCKS                                                 | •                               |                                                                                                                                               |        |                    |         |       |
| System Clock<br>Frequency                              | <sup>f</sup> sys_clk            |                                                                                                                                               | 0.0625 |                    | 100,000 | kHz   |
| System Clock Period                                    | tsys_clk                        |                                                                                                                                               |        | 1/<br>fsys_cL<br>K |         | ns    |
| Internal Primary<br>Oscillator (IPO)                   | f <sub>IPO</sub>                |                                                                                                                                               |        | 100                |         | MHz   |
| Internal Secondary<br>Oscillator (ISO)                 | fiso                            |                                                                                                                                               |        | 60                 |         | MHz   |
| Internal Baud Rate<br>Oscillator (IBRO)                | f <sub>IBRO</sub>               |                                                                                                                                               |        | 7.3728             |         | MHz   |
|                                                        |                                 | 8kHz selected                                                                                                                                 |        | 8                  |         |       |
| Internal Nano-Ring<br>Oscillator (INRO)                | finro                           | 16kHz selected                                                                                                                                |        | 16                 |         | kHz   |
|                                                        |                                 | 30kHz selected                                                                                                                                |        | 32                 |         |       |
| External RTC Oscillator<br>(ERTCO)                     | <sup>f</sup> ERTCO              | 32kHz watch crystal, C <sub>L</sub> = 6pF, ESR < 90kΩ, C <sub>0</sub> ≤ 2pF                                                                   |        | 32.768             |         | kHz   |
| External RF Oscillator<br>Frequency (ERFO)             | ferfo                           | 32MHz crystal, C <sub>L</sub> = 12pF, ESR $\leq$ 50Ω,<br>C <sub>0</sub> $\leq$ 7pF, temperature stability ±20ppm,<br>initial tolerance ±20ppm |        | 32                 |         | MHz   |
| RTC Operating Current                                  | I <sub>RTC</sub>                | All power modes, RTC enabled                                                                                                                  |        | 0.3                |         | μA    |
| RTC Power-Up Time                                      | <sup>t</sup> RTC_ON             |                                                                                                                                               |        | 250                |         | ms    |
| External System Clock<br>Input Frequency               | fext_clk                        | EXT_CLK selected                                                                                                                              |        |                    | 80      | MHz   |
| External Low-Power<br>Timer 1 Clock Input<br>Frequency | <sup>f</sup> EXT_LPTMR1_<br>CLK | LPTMR1_CLK selected                                                                                                                           |        |                    | 8       | MHz   |
| External Low-Power<br>Timer 2 Clock Input<br>Frequency | fEXT_LPTMR2_<br>CLK             | LPTMR2_CLK selected                                                                                                                           |        |                    | 8       | MHz   |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### **Electrical Characteristics (continued)**

| PARAMETER                                                  | SYMBOL                                                                                   | COND                                                                                                                                                                                | ITIONS                                                                                                                                                                              | MIN                         | ТҮР                         | MAX                         | UNITS |
|------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|-----------------------------|-------|
| GENERAL-PURPOSE I/C                                        | )                                                                                        |                                                                                                                                                                                     |                                                                                                                                                                                     | 1                           |                             |                             |       |
| Input Low Voltage for All<br>GPIO Except P3.0 and<br>P3.1  | VIL_VDDIO                                                                                | P3.0 and P3.1 can only use $V_{DDIOH}$ as I/O supply and cannot use $V_{DDIO}$ as I/O supply                                                                                        | V <sub>DDIO</sub> selected as<br>I/O supply                                                                                                                                         |                             |                             | 0.3 ×<br>V <sub>DDIO</sub>  | V     |
| Input Low Voltage for All GPIO                             | VIL_VDDIOH                                                                               | V <sub>DDIOH</sub> selected as                                                                                                                                                      | I/O supply                                                                                                                                                                          |                             |                             | 0.3 ×<br>V <sub>DDIOH</sub> | V     |
| Input Low Voltage for<br>RSTN                              | V <sub>IL_RSTN</sub>                                                                     |                                                                                                                                                                                     |                                                                                                                                                                                     |                             | 0.5 x<br>V <sub>DDIOH</sub> |                             | V     |
| Input High Voltage for<br>All GPIO Except P3.0<br>and P3.1 | VIH_VDDIO                                                                                | P3.0 and P3.1 can only use $V_{DDIOH}$ as I/O supply and cannot use $V_{DDIO}$ as I/O supply                                                                                        | V <sub>DDIO</sub> selected as<br>I/O supply                                                                                                                                         | 0.7 ×<br>V <sub>DDIO</sub>  |                             |                             | V     |
| Input High Voltage for<br>All GPIO                         | VIH_VDDIOH                                                                               | V <sub>DDIOH</sub> selected as                                                                                                                                                      | I/O supply                                                                                                                                                                          | 0.7 ×<br>V <sub>DDIOH</sub> |                             |                             | V     |
| Input High Voltage for RSTN                                | VIH_RSTN                                                                                 |                                                                                                                                                                                     |                                                                                                                                                                                     |                             | 0.5 x<br>V <sub>DDIOH</sub> |                             | V     |
|                                                            |                                                                                          |                                                                                                                                                                                     | $V_{DDIO} \text{ selected as} \\ I/O \text{ supply, } V_{DDIO} \\ = 1.71V, \\ \text{GPIOn_DS_SEL[1:} \\ 0] = 00, I_{OL} = 1\text{mA} \\ \end{array}$                                |                             | 0.2                         | 0.4                         |       |
| Output Low Voltage for                                     | N.                                                                                       | P3.0 and P3.1 can<br>only use V <sub>DDIOH</sub>                                                                                                                                    | $\label{eq:VDDIO} \begin{array}{l} V_{DDIO} \text{ selected as} \\ I/O \text{ supply, } V_{DDIO} \\ = 1.71V, \\ \text{GPIOn_DS_SEL[1:} \\ 0] = 01, I_{OL} = 2\text{mA} \end{array}$ |                             | 0.2                         | 0.4                         | v     |
| All GPIO Except P3.0<br>and P3.1                           | V <sub>OL_VDDIO</sub> as I/O supply and<br>cannot use V <sub>DDIO</sub><br>as I/O supply | $\label{eq:VDDIO} \begin{array}{l} V_{DDIO} \text{ selected as} \\ I/O \text{ supply, } V_{DDIO} \\ = 1.71V, \\ \text{GPIOn_DS_SEL[1:} \\ 0] = 10, I_{OL} = 4\text{mA} \end{array}$ |                                                                                                                                                                                     | 0.2                         | 0.4                         | v                           |       |
|                                                            |                                                                                          |                                                                                                                                                                                     | $\label{eq:VDDIO} \begin{array}{l} V_{DDIO} \text{ selected as} \\ I/O \text{ supply, } V_{DDIO} \\ = 1.71V, \\ \text{GPIOn_DS_SEL[1:} \\ 0] = 11, I_{OL} = 8\text{mA} \end{array}$ |                             | 0.2                         | 0.4                         |       |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### **Electrical Characteristics (continued)**

| PARAMETER                           | SYMBOL                | COND                                                                                                                   | ITIONS                                                                                                                                                                               | MIN                         | TYP | MAX | UNITS |
|-------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----|-----|-------|
|                                     |                       | V <sub>DDIOH</sub> selected as<br>= 1.71V, GPIOn_DS<br>= 1mA                                                           | I/O supply, V <sub>DDIOH</sub><br>_SEL[1:0] = 00, I <sub>OL</sub>                                                                                                                    |                             | 0.2 | 0.4 |       |
| Output Low Voltage for<br>All GPIO  |                       | V <sub>DDIOH</sub> selected as<br>= 1.71V, GPIOn_DS<br>= 2mA                                                           |                                                                                                                                                                                      |                             | 0.2 | 0.4 | v     |
|                                     | VOL_VDDIOH            | V <sub>DDIOH</sub> selected as<br>= 1.71V, GPIOn_DS<br>= 4mA                                                           | I/O supply, V <sub>DDIOH</sub><br>SEL[1:0] = 10, I <sub>OL</sub>                                                                                                                     |                             | 0.2 | 0.4 |       |
|                                     |                       | V <sub>DDIOH</sub> selected as<br>= 1.71V, GPIOn_DS<br>= 8mA                                                           |                                                                                                                                                                                      |                             | 0.2 | 0.4 |       |
| Combined I <sub>OL</sub> , All GPIO | IOL_TOTAL             |                                                                                                                        |                                                                                                                                                                                      |                             |     | 48  | mA    |
| Output High Voltage for             |                       |                                                                                                                        | $V_{DDIO} \text{ selected as}$ $I/O \text{ supply, } V_{DDIO}$ $= 1.71V,$ $GPIOn_DS_SEL[1:$ $0] = 00, I_{OL} = -1mA$                                                                 | V <sub>DDIO</sub> -<br>0.4  |     |     |       |
|                                     | V <sub>OH_VDDIO</sub> | P3.0 and P3.1 can<br>only use V <sub>DDIOH</sub><br>as I/O supply and<br>cannot use V <sub>DDIO</sub><br>as I/O supply | $\label{eq:VDDIO} \begin{array}{l} V_{DDIO} \text{ selected as} \\ I/O \text{ supply, } V_{DDIO} \\ = 1.71V, \\ \text{GPIOn_DS_SEL[1:} \\ 0] = 01, I_{OL} = -2\text{mA} \end{array}$ | V <sub>DDIO</sub> -<br>0.4  |     |     | v     |
| All GPIO Except P3.0<br>and P3.1    |                       |                                                                                                                        | $\label{eq:VDDIO} \begin{array}{l} V_{DDIO} \text{ selected as} \\ I/O \text{ supply, } V_{DDIO} \\ = 1.71V, \\ \text{GPIOn_DS_SEL[1:} \\ 0] = 10, I_{OL} = -4\text{mA} \end{array}$ | V <sub>DDIO</sub> -<br>0.4  |     |     |       |
|                                     |                       |                                                                                                                        | $\label{eq:VDDIO} \begin{array}{l} V_{DDIO} \text{ selected as} \\ I/O \text{ supply, } V_{DDIO} \\ = 1.71V, \\ \text{GPIOn_DS_SEL[1:} \\ 0] = 11, I_{OL} = -8\text{mA} \end{array}$ | V <sub>DDIO</sub> -<br>0.4  |     |     |       |
|                                     |                       | V <sub>DDIOH</sub> selected as<br>= 1.71V, GPIOn_DS<br>= -1mA                                                          |                                                                                                                                                                                      | V <sub>DDIOH</sub><br>- 0.4 |     |     |       |
| Output High Voltage for             | Vanasa                | V <sub>DDIOH</sub> selected as<br>= 1.71V, GPIOn_DS<br>= -2mA                                                          | I/O supply, V <sub>DDIOH</sub><br>_SEL[1:0] = 01, I <sub>OL</sub>                                                                                                                    | V <sub>DDIOH</sub><br>- 0.4 |     |     |       |
| All GPIO Except P3.0<br>and P3.1    | VOH_VDDIOH            | V <sub>DDIOH</sub> selected as<br>= 1.71V, GPIOn_DS<br>= -8mA                                                          | I/O supply, V <sub>DDIOH</sub><br>SEL[1:0] = 10, I <sub>OL</sub>                                                                                                                     | V <sub>DDIOH</sub><br>- 0.4 |     |     |       |
|                                     |                       | V <sub>DDIOH</sub> selected as<br>= 1.71V, GPIOn_DS<br>= -8mA                                                          | I/O supply, V <sub>DDIOH</sub><br>SEL[1:0] = 11, I <sub>OL</sub>                                                                                                                     | V <sub>DDIOH</sub><br>- 0.4 |     |     |       |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### **Electrical Characteristics (continued)**

| PARAMETER                             | SYMBOL                  | CONDITIONS                                                                                                                    | MIN                         | TYP      | MAX  | UNITS |
|---------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------|------|-------|
| Output High Voltage for P3.0 and P3.1 | V <sub>OH_VDDIOH</sub>  | V <sub>DDIOH</sub> = 1.71V, GPIOn_DS_SEL[1:0]<br>fixed at 00, I <sub>OL</sub> = -1mA                                          | V <sub>DDIOH</sub><br>- 0.4 |          |      | V     |
| Combined I <sub>OH</sub> , All GPIO   | IOH_TOTAL               |                                                                                                                               |                             |          | -48  | mA    |
| Input Hysteresis<br>(Schmitt)         | VIHYS                   |                                                                                                                               |                             | 300      |      | mV    |
| Input Leakage Current<br>Low          | IIL                     | $V_{DDIO}$ = 1.89V, $V_{DDIOH}$ = 3.6V, $V_{DDIOH}$<br>selected as I/O supply, $V_{IN}$ = 0V, internal<br>pullup disabled     | -100                        |          | +100 | nA    |
| Input Leakage Current                 | IIН                     | $V_{DDIO}$ = 1.89V, $V_{DDIOH}$ = 3.6V, $V_{DDIOH}$<br>selected as I/O supply, $V_{IN}$ = 3.6V,<br>internal pulldown disabled | -800                        |          | +800 | nA    |
| High                                  | IOFF                    | V <sub>DDIO</sub> = 0V, V <sub>DDIOH</sub> = 0V, V <sub>DDIO</sub><br>selected as I/O supply, V <sub>IN</sub> < 1.89V         | -1                          | +1<br>+2 |      |       |
|                                       | I <sub>IH3V</sub>       | $V_{DDIO} = V_{DDIOH} = 1.71V, V_{DDIO}$<br>selected as I/O supply, $V_{IN} = 3.6V$                                           | -2                          |          | +2   | - μΑ  |
| Input Pullup Resistor<br>RSTN         | R <sub>PU_R</sub>       | Pullup to V <sub>DDIOH</sub>                                                                                                  |                             | 25       |      | kΩ    |
| Input Pullup/Pulldown                 | R <sub>PU1</sub>        | Normal resistance, P1M = 0                                                                                                    |                             | 25       |      | kΩ    |
| Resistor for All GPIO                 | R <sub>PU2</sub>        | Highest resistance, P1M = 1                                                                                                   |                             | 1        |      | MΩ    |
| BLUETOOTH RADIO / PO                  | OWER                    |                                                                                                                               |                             |          |      |       |
| Bluetooth LDO Input<br>Voltage        | V <sub>BLE_LDO_IN</sub> |                                                                                                                               | 0.9                         | 1.1      | 1.5  | V     |
| BLUETOOTH RADIO / FF                  | REQUENCY                |                                                                                                                               |                             |          |      |       |
| Operating Frequency                   |                         | 1MHz channel spacing                                                                                                          | 2360                        |          | 2500 | MHz   |
| PLL Programming<br>Resolution         | PLL <sub>RES</sub>      |                                                                                                                               |                             | 1        |      | MHz   |
| Frequency Deviation at 1Mbps          | $\Delta f_{1MHz}$       |                                                                                                                               |                             | ±170     |      | kHz   |
| Frequency Deviation at BLE 1Mbps      | $\Delta f_{BLE1MHz}$    |                                                                                                                               |                             | ±250     |      | kHz   |
| Frequency Deviation at 2Mbps          | $\Delta f_{2MHz}$       |                                                                                                                               |                             | ±320     |      | kHz   |
| Frequency Deviation at BLE 2Mbps      | $\Delta f_{BLE2MHz}$    |                                                                                                                               |                             | ±500     |      | kHz   |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### **Electrical Characteristics (continued)**

| PARAMETER                                                | SYMBOL                          | CONE                                                              | DITIONS                                                                          | MIN                                    | TYP                                  | MAX                      | UNITS     |  |  |
|----------------------------------------------------------|---------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------|--------------------------------------|--------------------------|-----------|--|--|
| BLUETOOTH RADIO / C<br>Bluetooth LE stack runn<br>mode.) | URRENT CONSI<br>ing on CM4. Me  | JMPTION (SIMO ena<br>asured at the V <sub>REGI</sub>              | bled, V <sub>REGI</sub> = 3.3V. IF<br>device pin, V <sub>REGO_B</sub>            | PO enabled,<br>= 0.9V, V <sub>RI</sub> | fsys_clk<br>Ego_c = 1.               | = 100MHz,<br>0V, RV32 ii | n SLEEP   |  |  |
|                                                          | I <sub>TX_+4.5</sub> DBM        |                                                                   |                                                                                  |                                        | 6.35                                 |                          |           |  |  |
|                                                          | I <sub>RFFE_</sub> +4.5DB<br>M  | P <sub>RF</sub> = +4.5dBm                                         |                                                                                  | 4.3                                    |                                      |                          | -         |  |  |
| Tx Run Current                                           | ITX_0DBM                        | P <sub>BE</sub> = 0dBm 4.17                                       |                                                                                  | 4.17                                   |                                      |                          | mA        |  |  |
|                                                          | IRFFE_0DBM                      |                                                                   |                                                                                  |                                        | 2.12                                 |                          |           |  |  |
|                                                          | I <sub>TX10DBM</sub>            | P <sub>RF</sub> = -10dBm                                          |                                                                                  | 3.65                                   |                                      |                          |           |  |  |
|                                                          | IRFFE10DBM                      | PRF TOUBIT                                                        |                                                                                  |                                        | 1.65                                 |                          |           |  |  |
| Tx Startup Current                                       | I <sub>START_TX</sub>           |                                                                   |                                                                                  |                                        | 2.05                                 |                          | mA        |  |  |
| BLUETOOTH RADIO / C<br>stack running on CM4. M           | URRENT CONSI<br>Measured at the | JMPTION (SIMO ena<br>V <sub>REGI</sub> device pin, V <sub>F</sub> | bled, V <sub>REGI</sub> = 3.3V. IF<br><sub>REGO_B</sub> = 0.9V, V <sub>REG</sub> | PO Enabled<br>O_C = 1.0V,              | , <sup>f</sup> SYS_CLK<br>RV32 in Sl | = 100MHz,<br>LEEP mode   | BLE<br>e) |  |  |
|                                                          | I <sub>RX_1M</sub>              | f <sub>RX</sub> = 1Mbps                                           |                                                                                  |                                        | 4.0                                  |                          |           |  |  |
| Rx Run Current                                           | I <sub>RX_2M</sub>              | f <sub>RX</sub> = 2Mbps                                           |                                                                                  |                                        | 4.12                                 |                          | mA        |  |  |
|                                                          | IRFFE_1M                        | f <sub>RX</sub> = 1Mbps                                           |                                                                                  |                                        | 1.95                                 |                          |           |  |  |
|                                                          | I <sub>RFFE_2M</sub>            | f <sub>RX</sub> = 2Mbps                                           |                                                                                  |                                        | 2.07                                 |                          |           |  |  |
| Rx Startup Current                                       | I <sub>START_RX</sub>           |                                                                   |                                                                                  |                                        | 2.05                                 |                          | mA        |  |  |
| BLUETOOTH RADIO / TI                                     | RANSMITTER                      |                                                                   |                                                                                  |                                        |                                      |                          |           |  |  |
| Maximum Output Power                                     | P <sub>RF</sub>                 |                                                                   |                                                                                  |                                        | +4.5                                 |                          | dBm       |  |  |
| RF Power Accuracy                                        | P <sub>RF_ACC</sub>             |                                                                   |                                                                                  |                                        | ±1                                   |                          | dB        |  |  |
| First Adjacent Channel<br>Transmit Power ±2MHz           | P <sub>RF1_1</sub>              | 1Mbps Bluetooth LE                                                |                                                                                  | -30.5                                  |                                      |                          | dBc       |  |  |
| First Adjacent Channel<br>Transmit Power ±4MHz           | P <sub>RF2_1</sub>              | 1Mbps Bluetooth LE                                                |                                                                                  |                                        | -40                                  |                          | dBc       |  |  |
| BLUETOOTH RADIO / R                                      | ECEIVER                         |                                                                   |                                                                                  |                                        |                                      |                          |           |  |  |
| Maximum Received<br>Signal Strength at <<br>0.1% PER     | P <sub>RX_MAX</sub>             |                                                                   |                                                                                  |                                        | 0                                    |                          | dBm       |  |  |
| Receiver Sensitivity,                                    | P                               | Measured with 37                                                  | 1Mbps Bluetooth<br>LE                                                            |                                        | -97.5                                |                          | dDm       |  |  |
| Ideal Transmitter                                        | P <sub>SENS_IT</sub>            | byte payload                                                      | 2Mbps Bluetooth<br>LE                                                            |                                        | -94                                  |                          | - dBm     |  |  |
| Receiver Sensitivity,                                    | D                               | Measured with 37                                                  | 1Mbps Bluetooth<br>LE                                                            |                                        | -95.5                                |                          | dDre      |  |  |
| Dirty Transmitter                                        | "SENS_DT                        | PSENS_DT byte payload                                             | 2Mbps Bluetooth<br>LE                                                            |                                        | -93                                  |                          | dBm       |  |  |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### **Electrical Characteristics (continued)**

| PARAMETER                                                                              | SYMBOL                | COND                | ITIONS                  | MIN  | TYP                 | MAX   | UNITS |  |
|----------------------------------------------------------------------------------------|-----------------------|---------------------|-------------------------|------|---------------------|-------|-------|--|
| Receiver Sensitivity,                                                                  | Partia                | Measured with 37    | 125kbps Bluetooth<br>LE |      | -105.5              |       | - dBm |  |
| Long Range Coded                                                                       | P <sub>SENS_LR</sub>  | Byte Payload        | 500kbps Bluetooth<br>LE | -101 |                     | dBill |       |  |
| C/I Cochannel                                                                          | C/I <sub>1MHz</sub>   | 1Mbps Bluetooth LE  |                         |      | 6.7                 |       | ٩D    |  |
| Chicochannel                                                                           | C/I <sub>2Mhz</sub>   | 2Mbps Bluetooth LE  |                         |      | 7                   |       | - dB  |  |
|                                                                                        | C/I <sub>+1_1</sub>   | +1MHz offset, 1Mbp  | s Bluetooth LE          |      | -2.5                |       | - dBm |  |
|                                                                                        | C/I <sub>-1_1</sub>   | -1MHz offset, 1Mbps | Bluetooth LE            |      | -2.6                |       |       |  |
|                                                                                        | C/I <sub>+2_1</sub>   | +2MHz offset, 1Mbp  | s Bluetooth LE          |      | -22                 |       |       |  |
| Adiagant Interference                                                                  | C/I_2_1               | -2MHz offset, 1Mbps | Bluetooth LE            |      | -24                 |       | 1     |  |
| Adjacent Interference                                                                  | C/I <sub>+2_2</sub>   | +2MHz offset, 2Mbp  | s Bluetooth LE          |      | -2                  |       |       |  |
|                                                                                        | C/I_2_2               | -2MHz offset, 2Mbps | Bluetooth LE            |      | -3                  |       | - dB  |  |
|                                                                                        | C/I <sub>+4_2</sub>   | +4MHz offset, 2Mbp  | s Bluetooth LE          |      | -32                 |       | 1     |  |
|                                                                                        | C/I_4_2               | -4MHz offset, 2Mbps | Bluetooth LE            |      | -34                 |       | 1     |  |
| Adjacent Interference,<br>(3+n) MHz Offset [n = 0,<br>1, 2,]                           | C/I <sub>3+MHZ</sub>  | 1Mbps Bluetooth LE  |                         |      | -34.5               |       | dB    |  |
| Adjacent Interference,<br>(6+2n) MHz Offset [n =<br>0, 1, 2,]                          | C/I <sub>6+MHZ</sub>  | 2Mbps Bluetooth LE  |                         |      | -34                 |       | dB    |  |
| Intermodulation<br>Performance, 1Mbps<br>Bluetooth LE with 3MHz,<br>4MHz, 5MHz Offset  | PIMD_1MBPS            | 1Mbps Bluetooth LE  |                         |      | -38                 |       | dBm   |  |
| Intermodulation<br>Performance, 2Mbps<br>Bluetooth LE with 6MHz,<br>8MHz, 10MHz Offset | PIMD_2MBPS            | 2Mbps Bluetooth LE  |                         |      | -38                 |       | dBm   |  |
| Received Signal<br>Strength Indicator<br>Accuracy                                      | RSSI <sub>ACC</sub>   |                     |                         |      | ±3                  |       | dB    |  |
| Received Signal<br>Strength Indicator<br>Range                                         | RSSI <sub>RANGE</sub> |                     |                         |      | -98 to<br>-50       |       | dB    |  |
| ADC (SIGMA-DELTA)                                                                      |                       |                     |                         |      |                     |       |       |  |
| Resolution                                                                             |                       |                     |                         |      | 10                  |       | Bits  |  |
| ADC Clock Rate                                                                         | <b>f</b> ACLK         |                     |                         | 0.1  |                     | 8     | MHz   |  |
| ADC Clock Period                                                                       | t <sub>ACLK</sub>     |                     |                         |      | 1/f <sub>ACLK</sub> |       | μs    |  |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### **Electrical Characteristics (continued)**

| PARAMETER                          | SYMBOL              | COND                                                        | ITIONS                                                                                 | MIN                        | TYP  | MAX                 | UNITS             |
|------------------------------------|---------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------|------|---------------------|-------------------|
|                                    |                     | AIN[7:0],<br>ADC_DIVSEL =<br>[00],<br>ADC_CH_SEL =<br>[7:0] | REF_SEL = 0,<br>INPUT_SCALE = 0                                                        | V <sub>SSA</sub> +<br>0.05 |      | V <sub>BG</sub>     |                   |
| Input Voltage Range                | Vene                | AIN[7:0],<br>ADC_DIVSEL =<br>[01],<br>ADC_CH_SEL =<br>[7:0] | REF_SCALE = 0,<br>INPUT_SCALE = 0                                                      | V <sub>SSA</sub> +<br>0.05 |      | 2 x V <sub>BG</sub> | V                 |
|                                    | Vain                | AIN[7:0],<br>ADC_DIVSEL =<br>[10],<br>ADC_CH_SEL =<br>[7:0] | REF_SCALE = 0,<br>INPUT_SCALE =<br>0, V <sub>DDIOH</sub> selected<br>as the I/O supply | V <sub>SSA</sub> +<br>0.05 |      | VDDIOH              | v                 |
|                                    |                     | ADC_DIVSEL = IN<br>[11],<br>ADC_CH_SEL = [7:0]              | REF_SEL = 0,<br>INPUT_SCALE =<br>0, V <sub>DDIOH</sub> selected<br>as the I/O supply   | V <sub>SSA</sub> +<br>0.05 |      | V <sub>DDIOH</sub>  |                   |
| Input Impedance                    | R <sub>AIN</sub>    |                                                             |                                                                                        |                            | 30   |                     | kΩ                |
| Analog Input                       | Com                 | Fixed capacitance to                                        | V <sub>SSA</sub>                                                                       |                            | 1    |                     | pF                |
| Capacitance                        | C <sub>AIN</sub>    | Dynamically switche                                         | d capacitance                                                                          |                            | 250  |                     | fF                |
| Integral Nonlinearity              | INL                 | Measured at +25°C                                           |                                                                                        |                            |      | ±2                  | LSb               |
| Differential Nonlinearity          | DNL                 | Measured at +25°C                                           |                                                                                        |                            |      | ±1                  | LSb               |
| Offset Error                       | V <sub>OS</sub>     |                                                             |                                                                                        |                            | ±1   |                     | LSb               |
| ADC Active Current                 | I <sub>ADC</sub>    | ADC active, reference input buffer disabled                 |                                                                                        |                            | 102  |                     | μA                |
| ADC Setup Time                     | <sup>t</sup> ADC_SU | Any power-up of AD to CpuAdcStart                           | C clock or ADC bias                                                                    |                            |      | 10                  | μs                |
| ADC Output Latency                 | t <sub>ADC</sub>    |                                                             |                                                                                        |                            | 1067 |                     | t <sub>ACLK</sub> |
| ADC Sample Rate                    | f <sub>ADC</sub>    |                                                             |                                                                                        |                            |      | 7.8                 | ksps              |
| ADC Input Leakage                  | IADC_LEAK           | ADC inactive or char                                        | nnel not selected                                                                      |                            | 10   |                     | nA                |
| Full-Scale Voltage                 | V <sub>FS</sub>     | ADC code = 0x3FF                                            |                                                                                        |                            | 1.2  |                     | V                 |
| Bandgap Temperature<br>Coefficient | V <sub>TEMPCO</sub> | Box method                                                  |                                                                                        |                            | 30   |                     | ppm               |
| COMPARATORS                        |                     |                                                             |                                                                                        |                            |      |                     |                   |
| Input Offset Voltage               | VOFFSET             |                                                             |                                                                                        |                            | ±1   |                     | mV                |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### **Electrical Characteristics (continued)**

(Limits are 100% tested at  $T_A = +25^{\circ}$ C and  $T_A = +105^{\circ}$ C. TYP specifications are provided for  $T_A = +25^{\circ}$ C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum operating temperature are guaranteed by design and are not production tested. GPIO are only tested at  $T_A = +105^{\circ}$ C.)

| PARAMETER                          | SYMBOL               | CONDITIONS              | MIN TY | P MAX | UNITS   |
|------------------------------------|----------------------|-------------------------|--------|-------|---------|
|                                    |                      | AINCOMPHYST[1:0] = 00   | ±2     | 3     |         |
|                                    | N                    | AINCOMPHYST[1:0] = 01   | ±5     | D     |         |
| Input Hysteresis                   | V <sub>HYST</sub>    | AINCOMPHYST[1:0] = 10   | ±2     | 2     | mV      |
|                                    |                      | AINCOMPHYST[1:0] = 11   | ±7     | ,     | 1       |
| Input Voltage Range                | VIN_CMP              | Common-mode range       | 0.6    | 1.35  | V       |
| FLASH MEMORY                       |                      |                         |        |       |         |
| Flash Erase Time                   | t <sub>M_ERASE</sub> | Mass erase              | 20     | )     |         |
| Flash Erase Time                   | <sup>t</sup> P_ERASE | Page erase              | 20     | 1     | - ms    |
| Flash Programming<br>Time per Word | <sup>t</sup> PROG    |                         | 42     | 2     | μs      |
| Flash Endurance                    |                      |                         | 10     |       | kcycles |
| Data Retention                     | t <sub>RET</sub>     | T <sub>A</sub> = +105°C | 10     |       | years   |

### **Electrical Characteristics—SPI**

| PARAMETER                                       | SYMBOL                              | CONDITIONS                                                                         | MIN                  | TYP                  | MAX | UNITS |
|-------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------|----------------------|----------------------|-----|-------|
| MASTER MODE                                     |                                     |                                                                                    |                      |                      |     |       |
| SPI Master Operating<br>Frequency for SPI0      | fмско                               | f <sub>SYS_CLK</sub> = 100MHz, f <sub>MCK0(MAX)</sub> =<br>f <sub>SYS_CLK</sub> /2 |                      |                      | 50  | MHz   |
| SPI Master Operating<br>Frequency for SPI1      | fMCK1                               | f <sub>SYS_CLK</sub> = 100MHz, f <sub>MCK1(MAX)</sub> =<br>f <sub>SYS_CLK</sub> /4 |                      |                      | 25  | MHz   |
| SPI Master SCK Period                           | t <sub>MCKX</sub>                   |                                                                                    |                      | 1/f <sub>MCKX</sub>  |     | ns    |
| SCK Output Pulse-<br>Width High/Low             | t <sub>MCH</sub> , t <sub>MCL</sub> |                                                                                    | t <sub>MCKX</sub> /2 |                      |     | ns    |
| MOSI Output Hold Time<br>After SCK Sample Edge  | <sup>t</sup> мон                    |                                                                                    | t <sub>MCX</sub> /2  |                      |     | ns    |
| MOSI Output Valid to<br>Sample Edge             | t <sub>MOV</sub>                    |                                                                                    | t <sub>MCKX</sub> /2 |                      |     | ns    |
| MOSI Output Hold Time<br>After SCK Low Idle     | t <sub>MLH</sub>                    |                                                                                    |                      | t <sub>MCKX</sub> /2 |     | ns    |
| MISO Input Valid to<br>SCK Sample Edge<br>Setup | t <sub>MIS</sub>                    |                                                                                    |                      | 5                    |     | ns    |
| MISO Input to SCK<br>Sample Edge Hold           | <sup>t</sup> мін                    |                                                                                    |                      | t <sub>MCKX</sub> /2 |     | ns    |
| SLAVE MODE                                      |                                     |                                                                                    |                      |                      |     |       |
| SPI Slave Operating<br>Frequency                | fsck                                |                                                                                    |                      |                      | 50  | MHz   |
| SPI Slave SCK Period                            | t <sub>SCK</sub>                    |                                                                                    |                      | 1/f <sub>SCK</sub>   |     | ns    |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### **Electrical Characteristics—SPI (continued)**

(Timing specifications are guaranteed by design and not production tested.)

| PARAMETER                                                | SYMBOL           | CONDITIONS | MIN TYP MAX         | UNITS |
|----------------------------------------------------------|------------------|------------|---------------------|-------|
| SCK Input Pulse-Width<br>High/Low                        | tSCH, tSCL       |            | t <sub>SCK</sub> /2 |       |
| SSx Active to First Shift<br>Edge                        | tSSE             |            | 10                  | ns    |
| MOSI Input to SCK<br>Sample Edge Rise/Fall<br>Setup      | tsis             |            | 5                   | ns    |
| MOSI Input from SCK<br>Sample Edge Transition<br>Hold    | tsiн             |            | 1                   | ns    |
| MISO Output Valid After<br>SCLK Shift Edge<br>Transition | tsov             |            | 5                   | ns    |
| SCK Inactive to SSx<br>Inactive                          | tssd             |            | 10                  | ns    |
| SSx Inactive Time                                        | t <sub>SSH</sub> |            | 1/f <sub>SCK</sub>  | μs    |
| MISO Hold Time After<br>SSx Deassertion                  | t <sub>SLH</sub> |            | 10                  | ns    |

## Electrical Characteristics—I<sup>2</sup>C

| PARAMETER                                     | SYMBOL              | CONDITIONS                                         | MIN | ТҮР | MAX | UNITS |
|-----------------------------------------------|---------------------|----------------------------------------------------|-----|-----|-----|-------|
| STANDARD MODE                                 |                     |                                                    |     |     |     |       |
| Output Fall Time                              | t <sub>OF</sub>     | Standard mode, from $V_{IH(MIN)}$ to $V_{IL(MAX)}$ |     | 150 |     | ns    |
| SCL Clock Frequency                           | f <sub>SCL</sub>    |                                                    | 0   |     | 100 | kHz   |
| Low Period SCL Clock                          | t <sub>LOW</sub>    |                                                    | 4.7 |     |     | μs    |
| High Time SCL Clock                           | t <sub>HIGH</sub>   |                                                    | 4.0 |     |     | μs    |
| Setup Time for<br>Repeated Start<br>Condition | <sup>t</sup> SU;STA |                                                    | 4.7 |     |     | μs    |
| Hold Time for Repeated Start Condition        | <sup>t</sup> HD;STA |                                                    | 4.0 |     |     | μs    |
| Data Setup Time                               | <sup>t</sup> SU;DAT |                                                    |     | 300 |     | ns    |
| Data Hold Time                                | t <sub>HD;DAT</sub> |                                                    |     | 10  |     | ns    |
| Rise Time for SDA and SCL                     | t <sub>R</sub>      |                                                    |     | 800 |     | ns    |
| Fall Time for SDA and SCL                     | t <sub>F</sub>      |                                                    |     | 200 |     | ns    |
| Setup Time for a Stop<br>Condition            | tsu;sto             |                                                    | 4.0 |     |     | μs    |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

## Electrical Characteristics—I<sup>2</sup>C (continued)

| PARAMETER                                              | SYMBOL              | CONDITIONS                                        | MIN  | TYP | MAX  | UNITS |
|--------------------------------------------------------|---------------------|---------------------------------------------------|------|-----|------|-------|
| Bus Free Time Between<br>a Stop and Start<br>Condition | t <sub>BUS</sub>    |                                                   | 4.7  |     |      | μs    |
| Data Valid Time                                        | t <sub>VD;DAT</sub> |                                                   | 3.45 |     |      | μs    |
| Data Valid Acknowledge<br>Time                         | t <sub>VD;ACK</sub> |                                                   | 3.45 |     |      | μs    |
| FAST MODE                                              |                     |                                                   |      |     |      |       |
| Output Fall Time                                       | t <sub>OF</sub>     | From V <sub>IH(MIN)</sub> to V <sub>IL(MAX)</sub> |      | 150 |      | ns    |
| Pulse Width Suppressed by Input Filter                 | t <sub>SP</sub>     |                                                   |      | 75  |      | ns    |
| SCL Clock Frequency                                    | f <sub>SCL</sub>    |                                                   | 0    |     | 400  | kHz   |
| Low Period SCL Clock                                   | tLOW                |                                                   | 1.3  |     |      | μs    |
| High Time SCL Clock                                    | tHIGH               |                                                   | 0.6  |     |      | μs    |
| Setup Time for<br>Repeated Start<br>Condition          | <sup>t</sup> SU;STA |                                                   | 0.6  |     |      | μs    |
| Hold Time for Repeated Start Condition                 | <sup>t</sup> HD;STA |                                                   | 0.6  |     |      | μs    |
| Data Setup Time                                        | t <sub>SU;DAT</sub> |                                                   |      | 125 |      | ns    |
| Data Hold Time                                         | thd;dat             |                                                   |      | 10  |      | ns    |
| Rise Time for SDA and SCL                              | t <sub>R</sub>      |                                                   |      | 30  |      | ns    |
| Fall Time for SDA and SCL                              | t <sub>F</sub>      |                                                   |      | 30  |      | ns    |
| Setup Time for a Stop<br>Condition                     | tsu;sto             |                                                   | 0.6  |     |      | μs    |
| Bus Free Time Between<br>a Stop and Start<br>Condition | t <sub>BUS</sub>    |                                                   | 1.3  |     |      | μs    |
| Data Valid Time                                        | t <sub>VD;DAT</sub> |                                                   | 0.9  |     |      | μs    |
| Data Valid Acknowledge<br>Time                         | t <sub>VD;ACK</sub> |                                                   | 0.9  |     |      | μs    |
| FAST MODE PLUS                                         |                     |                                                   |      |     |      |       |
| Output Fall Time                                       | t <sub>OF</sub>     | From $V_{IH(MIN)}$ to $V_{IL(MAX)}$               |      | 80  |      | ns    |
| Pulse Width Suppressed by Input Filter                 | t <sub>SP</sub>     |                                                   |      | 75  |      | ns    |
| SCL Clock Frequency                                    | f <sub>SCL</sub>    |                                                   | 0    |     | 1000 | kHz   |
| Low Period SCL Clock                                   | tLOW                |                                                   | 0.5  |     |      | μs    |
| High Time SCL Clock                                    | thigh               |                                                   | 0.26 |     |      | μs    |
| Setup Time for<br>Repeated Start<br>Condition          | <sup>t</sup> su;sta |                                                   | 0.26 |     |      | μs    |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

## Electrical Characteristics—I<sup>2</sup>C (continued)

(Timing specifications are guaranteed by design and not production tested.)

| PARAMETER                                              | SYMBOL              | CONDITIONS | MIN  | ТҮР | MAX | UNITS |
|--------------------------------------------------------|---------------------|------------|------|-----|-----|-------|
| Hold Time for Repeated Start Condition                 | <sup>t</sup> HD;STA |            | 0.26 |     |     | μs    |
| Data Setup Time                                        | <sup>t</sup> SU;DAT |            |      | 50  |     | ns    |
| Data Hold Time                                         | <sup>t</sup> HD;DAT |            |      | 10  |     | ns    |
| Rise Time for SDA and SCL                              | t <sub>R</sub>      |            |      | 50  |     | ns    |
| Fall Time for SDA and SCL                              | t <sub>F</sub>      |            |      | 30  |     | ns    |
| Setup Time for a Stop<br>Condition                     | tsu;sto             |            | 0.26 |     |     | μs    |
| Bus Free Time Between<br>a Stop and Start<br>Condition | t <sub>BUS</sub>    |            | 0.5  |     |     | μs    |
| Data Valid Time                                        | t <sub>VD;DAT</sub> |            | 0.45 |     |     | μs    |
| Data Valid Acknowledge<br>Time                         | t <sub>VD;ACK</sub> |            | 0.45 |     |     | μs    |

### Electrical Characteristics—I<sup>2</sup>S

(Timing specifications are guaranteed by design and not production tested.)

| PARAMETER                                | SYMBOL                  | CONDITIONS | MIN | TYP                           | MAX | UNITS |
|------------------------------------------|-------------------------|------------|-----|-------------------------------|-----|-------|
| Bit Clock Frequency                      | <b>f</b> BCLK           |            |     |                               | 25  | MHz   |
| BCLK High Time                           | <sup>t</sup> WBCLKH     |            |     | 0.5 x 1/<br><sup>f</sup> BCLK |     | ns    |
| BCLK Low Time                            | <sup>t</sup> WBCLKL     |            |     | 0.5 x 1/<br>f <sub>BCLK</sub> |     | ns    |
| LRCLK Setup Time                         | <sup>t</sup> LRCLK_BLCK |            |     | 25                            |     | ns    |
| Delay Time, BCLK to<br>SD (Output) Valid | <sup>t</sup> BCLK_SDO   |            |     | 12                            |     | ns    |
| Setup Time for SD<br>(Input)             | <sup>t</sup> su_sdi     |            |     | 6                             |     | ns    |
| Hold Time SD (Input)                     | t <sub>HD_SDI</sub>     |            |     | 3                             |     | ns    |

### **Electrical Characteristics—1-Wire Master**

| PARAMETER        | SYMBOL           | CONDITIONS               | MIN | TYP | MAX | UNITS |
|------------------|------------------|--------------------------|-----|-----|-----|-------|
| Write 0 Low Time | t                | Standard                 |     | 60  |     | 110   |
|                  | twol             | Overdrive                |     | 8   |     | μs    |
| Write 1 Low Time |                  | Standard                 |     | 6   |     |       |
|                  | t <sub>W1L</sub> | Standard, Long Line mode |     | 8   |     | μs    |
|                  |                  | Overdrive                |     | 1   |     |       |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### **Electrical Characteristics—1-Wire Master (continued)**

| PARAMETER                 | SYMBOL            | CONDITIONS                    | MIN TYP MAX | UNITS |
|---------------------------|-------------------|-------------------------------|-------------|-------|
|                           |                   | Standard                      | 70          |       |
| Presence Detect<br>Sample | t <sub>MSP</sub>  | Standard, Long Line mode      | 85          | μs    |
| Campic                    |                   | Overdrive                     | 9           |       |
|                           |                   | Standard                      | 15          |       |
| Read Data Value           | t <sub>MSR</sub>  | Standard, Long Line mode      | 24          | μs    |
|                           |                   | Overdrive                     | 3           |       |
|                           | t <sub>REC0</sub> | Standard                      | 10          |       |
| Recovery Time             |                   | D Standard, Long Line mode 20 |             | μs    |
|                           |                   | Overdrive                     | 4           |       |
| Deast Time Lligh          |                   | Standard                      | 480         |       |
| Reset Time High           | <sup>t</sup> RSTH | Overdrive                     | 58          | — μs  |
| Reset Time Low            |                   | Standard                      | 600         |       |
|                           | <sup>t</sup> RSTL | Overdrive                     | 70          | μs    |
| Time Slot                 | <b>4</b>          | Standard                      | 70          |       |
| Time Slot                 | <sup>t</sup> SLOT | Overdrive                     | 12          | μs    |



Figure 1. SPI Master Mode Timing Diagram

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2



Figure 2. SPI Slave Mode Timing Diagram



Figure 3. I<sup>2</sup>C Timing Diagram

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2



Figure 4. I<sup>2</sup>S Timing Diagram

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2



Figure 5. 1-Wire Master Data Timing Diagram

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

## **Pin Configuration**



## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

## **Pin Description**

|        |                      |                             | FUNCTION MODE           |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------|----------------------|-----------------------------|-------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN    | NAME                 | Primary Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| POWER  | (See the Applic      | ations Information          | n section for bypa      | iss capacitor reco      | ommendations.)                                                                                                                                                                                                                                                                                                                                                                                                                              |
| C9, B4 | V <sub>REGI</sub>    | _                           | _                       | _                       | Battery Power Supply for the SIMO Switch-<br>Mode Power Supply (SMPS). Bypass device pin<br>C9 with 2 x 47 $\mu$ F capacitors placed as close as<br>possible to the device pin C9 and V <sub>SSPWR</sub> pins<br>for applications using a coin-cell as the battery.<br>See Bypass Capacitors for more information. If<br>power to the device is cycled, the voltage<br>applied to this device pin must reach V <sub>REGI</sub><br>(rising). |
| В3     | BLE_LDO_IN           | _                           | _                       | _                       | Bluetooth LDO Input. Bypass BLE_LDO_IN with a 100nF capacitor to $V_{SS}$ placed as close as possible to the BLE_LDO_IN device pin.                                                                                                                                                                                                                                                                                                         |
| B5     | V <sub>DDA</sub>     | _                           | —                       | —                       | 1.8V Analog Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                    |
| D9     | V <sub>COREA</sub>   | —                           | —                       | —                       | Digital Core Supply Voltage A                                                                                                                                                                                                                                                                                                                                                                                                               |
| C8     | V <sub>COREB</sub>   | —                           | —                       | —                       | Digital Core Supply Voltage B                                                                                                                                                                                                                                                                                                                                                                                                               |
| B1     | V <sub>RXOUT</sub>   | _                           | _                       | _                       | Radio Receiver Supply Voltage Output. Bypass this pin to $V_{SS_RX}$ with a 1.0µF capacitor placed as close as possible to the package.                                                                                                                                                                                                                                                                                                     |
| B2     | V <sub>TXOUT</sub>   | _                           | _                       | _                       | Radio Transmitter Supply Voltage Output. Bypass this pin to $V_{SS_TX}$ with a 1.0µF capacitor placed as close as possible to the package.                                                                                                                                                                                                                                                                                                  |
| B8     | V <sub>BST</sub>     | _                           | _                       | _                       | Boosted Supply Voltage for the Gate Drive of High-Side Switches. Bypass $V_{BST}$ to LXB with a 3.3nF capacitor.                                                                                                                                                                                                                                                                                                                            |
| B7     | V <sub>REGO_</sub> A | _                           | _                       | _                       | Buck Converter A Voltage Output. Bypass $V_{REGO\_A}$ with a 22µF capacitor to $V_{SS}$ placed as close as possible to the $V_{REGO\_A}$ device pin. This capacitor should be placed on the PCB trace between the $V_{REGO\_A}$ device pin and the $V_{DDA}$ device pin.                                                                                                                                                                    |
| B6     | V <sub>REGO_B</sub>  | _                           | _                       | _                       | Buck Converter B Voltage Output. Bypass $V_{REGO\_B}$ with a 22µF capacitor to $V_{SS}$ placed as close as possible to the $V_{REGO\_B}$ device pin.This capacitor should be placed on the PCB trace between the $V_{REGO\_B}$ device pin and the closest $V_{COREB}$ device pin.                                                                                                                                                           |
| A6     | V <sub>REGO_</sub> C | _                           | _                       | _                       | Buck Converter C Voltage Output. Bypass $V_{REGO\_C}$ with a 22µF capacitor to $V_{SS}$ placed as close as possible to the $V_{REGO\_C}$ device pin. This capacitor should be placed on the PCB trace between the $V_{REGO\_C}$ device pin and the closest $V_{COREA}$ device pin.                                                                                                                                                          |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

|         |                      |                             | FUNCTION MODE           | 1                       |                                                                                                                                                                                                                                                                                                                                                                |  |
|---------|----------------------|-----------------------------|-------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PIN     | NAME                 | Primary Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | FUNCTION                                                                                                                                                                                                                                                                                                                                                       |  |
| A7      | V <sub>REGO_</sub> D | _                           | _                       | _                       | Buck Converter D Voltage Output. Bypass $V_{REGO_D}$ with a 22µF capacitor to $V_{SS}$ placed as close as possible to the $V_{REGO_D}$ device pin. This capacitor should be placed on the PCB trace between the $V_{REGO_D}$ device pin and the BLE_LDO_IN device pin.                                                                                         |  |
| J5      | V <sub>DDIO</sub>    | _                           | _                       | —                       | GPIO Supply Voltage. Bypass this pin to $V_{SS}$ with a 1.0µF capacitor placed as close as possible to the package.                                                                                                                                                                                                                                            |  |
| J4      | V <sub>DDIOH</sub>   | _                           | _                       | _                       | GPIO Supply Voltage, High. $V_{DDIOH} \ge V_{DDIO}$ .<br>Bypass this pin to $V_{SS}$ with a 1.0µF capacitor<br>placed as close as possible to the package.                                                                                                                                                                                                     |  |
| D1, E9  | V <sub>SS</sub>      | —                           | —                       |                         | Digital Ground                                                                                                                                                                                                                                                                                                                                                 |  |
| A5      | V <sub>SSA</sub>     | _                           | _                       | —                       | Analog Ground                                                                                                                                                                                                                                                                                                                                                  |  |
| A9      | V <sub>SSPWR</sub>   | _                           | _                       | _                       | Ground for the SIMO SMPS. This device pin is the return path for the the $V_{\mbox{REGI}}$ device pins C6 and C9.                                                                                                                                                                                                                                              |  |
| C3      | V <sub>SS_RX</sub>   | _                           | _                       |                         | Bluetooth Receiver Ground                                                                                                                                                                                                                                                                                                                                      |  |
| A2      | V <sub>SS_TX</sub>   | _                           | _                       |                         | Bluetooth Transmitter Ground                                                                                                                                                                                                                                                                                                                                   |  |
| В9      | LXA                  | _                           |                         |                         | Switching Inductor Input A. Connect a 2.2µH inductor between LXA and LXB.                                                                                                                                                                                                                                                                                      |  |
| A8      | LXB                  | _                           | _                       | _                       | Switching Inductor Input B. Connect a 2.2µH inductor between LXA and LXB.                                                                                                                                                                                                                                                                                      |  |
| RESET A | ND CONTROL           |                             |                         |                         |                                                                                                                                                                                                                                                                                                                                                                |  |
| F6      | RSTN                 | —                           | _                       | _                       | Active-Low, External System Reset Input. The device remains in reset while this pin is in its active state. When the pin transitions to its inactive state, the device performs a POR reset (resetting all logic on all supplies except for real-time clock circuitry) and begins execution. This pin has an internal pullup to the V <sub>DDIOH</sub> supply. |  |
| CLOCK   |                      |                             |                         | 1                       |                                                                                                                                                                                                                                                                                                                                                                |  |
| A3      | 32KOUT               | —                           | _                       |                         | 32kHz Crystal Oscillator Output                                                                                                                                                                                                                                                                                                                                |  |
| A4      | 32KIN                | _                           | _                       | _                       | 32kHz Crystal Oscillator Input. Connect a 32kHz crystal between 32KIN and 32KOUT for RTC operation. Optionally, this pin can be configured as the input for an external CMOS-level clock source.                                                                                                                                                               |  |
| C2      | HFXOUT               | —                           | _                       |                         | 32MHz Crystal Oscillator Output                                                                                                                                                                                                                                                                                                                                |  |
| C1      | HFXIN                | _                           | _                       | _                       | 32MHz Crystal Oscillator Input. Connect a<br>32MHz crystal between HFXIN and HFXOUT for<br>Bluetooth operation. Optionally, this pin can be<br>configured as the input for an external CMOS-<br>level clock source.                                                                                                                                            |  |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

|         |             |                             | FUNCTION MODE           |                         | _                                                                                                               |  |
|---------|-------------|-----------------------------|-------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------|--|
| PIN     | NAME        | Primary Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | FUNCTION                                                                                                        |  |
| GPIO AN | D ALTERNATE | FUNCTION (See t             | he Applications I       | nformation sectio       | n for GPIO and Alternate Function Matrices.)                                                                    |  |
| F7      | P0.0        | P0.0                        | UART0A_RX               | _                       | UART0 Receive Port Map A                                                                                        |  |
| E7      | P0.1        | P0.1                        | UART0A_TX               | —                       | UART0 Transmit Port Map A                                                                                       |  |
| F8      | P0.2        | P0.2                        | TMR0A_IOA               | UART0B_CTS              | Timer 0 I/O 32 Bits or Lower 16 Bits Port Map A;<br>UART0 Clear to Send Port Map B                              |  |
| F9      | P0.3        | P0.3                        | EXT_CLK/<br>TMR0A_IOB   | UART0B_RTS              | External Clock for Use as SYS_OSC/Timer 0 I/<br>O Upper 16 Bits Port Map A; UART0 Request to<br>Send Port Map B |  |
| G9      | P0.4        | P0.4                        | SPI0_SS0                | TMR0B_IOAN              | SPI0 Slave Select 0; Timer 0 Inverted Output Port Map B                                                         |  |
| G8      | P0.5        | P0.5                        | SPI0_MOSI               | TMR0B_IOBN              | SP0 Master Out Slave In Serial Data 0; 32-bit<br>Timer 0 Inverted Output Upper 16 Bits Port Map<br>B            |  |
| G7      | P0.6        | P0.6                        | SPI0_MISO               | OWM_IO                  | SPI0 Master In Slave Out Serial Data 1; 1-Wire Master Data I/O                                                  |  |
| H9      | P0.7        | P0.7                        | SPI0_SCK                | OWM_PE                  | SPI0 Clock; 1-Wire Master Pullup Enable Output                                                                  |  |
| H8      | P0.8        | P0.8                        | SPI0_SDIO2              | TMR0B_IOA               | SPI0 Data 2 I/O; Timer 0 I/O 32 Bits or Lower 16<br>Bits Port Map B                                             |  |
| J9      | P0.9        | P0.9                        | SPI0_SDIO3              | TMR0B_IOB               | SPI0 Data 3 I/O; Timer 0 I/O Upper 16 Bits Port<br>Map B                                                        |  |
| H7      | P0.10       | P0.10                       | I2C0_SCL                | SPI0_SS2                | I2C0 Clock; SPI0 Slave Select 2                                                                                 |  |
| J8      | P0.11       | P0.11                       | I2C0_SDA                | SPI0_SS1                | I2C0 Serial Data; SPI0 Slave Select 1                                                                           |  |
| G6      | P0.12       | P0.12                       | UART1A_RX               | TMR1B_IOAN              | UART1 Receive Port Map A; Timer 1 Inverted<br>Output Port Map B                                                 |  |
| H6      | P0.13       | P0.13                       | UART1A_TX               | TMR1B_IOBN              | UART1 Transmit Port Map A; Timer 1 Inverted<br>Output Upper 16 Bits Port Map B                                  |  |
| J7      | P0.14       | P0.14                       | TMR1A_IOA               | UART1B_CTS              | Timer 1 I/O 32 Bits or Lower 16 Bits Port Map A;<br>UART1 Clear to Send Port Map B                              |  |
| J6      | P0.15       | P0.15                       | TMR1A_IOB               | UART1B_RTS              | Timer 1 I/O Upper 16 Bits Port Map A; UART1<br>Request to Send Port Map B                                       |  |
| G5      | P0.16       | P0.16                       | I2C1_SCL                | PT2                     | I2C1 Clock; Pulse Train 2                                                                                       |  |
| F5      | P0.17       | P0.17                       | I2C1_SDA                | PT3                     | I2C1 Serial Data; Pulse Train 3                                                                                 |  |
| H5      | P0.18       | P0.18                       | PT0                     | OWM_IO                  | Pulse Train 0; 1-Wire Master Data I/O                                                                           |  |
| G4      | P0.19       | P0.19                       | PT1                     | OWM_PE                  | Pulse Train 1; 1-Wire Master Pullup Enable<br>Output                                                            |  |
| H4      | P0.20       | P0.20                       | SPI1_SS0                | TMR1B_IOA               | SPI1 Slave Select 0; Timer 1 I/O 32 Bits or<br>Lower 16 Bits Port Map B                                         |  |
| J3      | P0.21       | P0.21                       | SPI1_MOSI               | TMR1B_IOB               | SPI1_Master Out Slave In Serial Data 0; Timer<br>1 I/O Upper 16 Bits Port Map B                                 |  |
| НЗ      | P0.22       | P0.22                       | SPI1_MISO               | TMR1B_IOAN              | SPI1 Master In Slave Out Serial Data 1; Timer 1<br>Inverted Output Port Map B                                   |  |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

|     |       |                             | FUNCTION MODE           |                         |                                                                                      |
|-----|-------|-----------------------------|-------------------------|-------------------------|--------------------------------------------------------------------------------------|
| PIN | NAME  | Primary Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | FUNCTION                                                                             |
| G3  | P0.23 | P0.23                       | SPI1_SCK                | TMR1B_IOBN              | SPI1 Clock; Timer 1 Inverted Output Upper 16<br>Bits Port Map B                      |
| J2  | P0.24 | P0.24                       | SPI1_SDIO2              | TMR2B_IOA               | SPI1 Data 2; Timer 2 I/O 32 Bits or Lower 16<br>Bits Port Map B                      |
| J1  | P0.25 | P0.25                       | SPI1_SDIO3              | TMR2B_IOB               | SPI1 Data 3; Timer 2 I/O Upper 16 Bits Port<br>Map B                                 |
| H1  | P0.26 | P0.26                       | TMR2A_IOA               | SPI1_SS1                | Timer 2 I/O 32 Bits or Lower 16 Bits Port Map A;<br>SPI1 Slave Select 1              |
| H2  | P0.27 | P0.27                       | TMR2A_IOB               | SPI1_SS2                | Timer 2 I/O Upper 16 Bits Port Map A; SPI1<br>Slave Select 2                         |
| G1  | P0.28 | P0.28                       | SWDIO                   | _                       | Serial Wire Debug Data I/O                                                           |
| G2  | P0.29 | P0.29                       | SWCLK                   | —                       | Serial Wire Debug Clock                                                              |
| F1  | P0.30 | P0.30                       | I2C2_SCL                | UART2B_CTS              | I2C2 Clock; UART2 Clear to Send Port Map B                                           |
| F4  | P0.31 | P0.31                       | I2C2_SDA                | UART2B_RTS              | I2C2 Serial Data; UART2 Request to Send Port<br>Map B                                |
| F3  | P1.0  | P1.0                        | UART2A_RX               | RV_TCK                  | UART2 Receive Port Map A; 32-Bit RISC-V Test<br>Port Clock                           |
| F2  | P1.1  | P1.1                        | UART2A_TX               | RV_TMS                  | UART2 Transmit Port Map A; 32-Bit RISC-V<br>Test Port Select                         |
| D5  | P1.2  | P1.2                        | I2S_SCK                 | RV_TDI                  | I <sup>2</sup> S Bit Clock; 32-Bit RISC-V Test Port Data<br>Input                    |
| E4  | P1.3  | P1.3                        | I2S_WS                  | RV_TDO                  | I <sup>2</sup> S Left/Right Clock; 32-Bit RISC-V Test Port<br>Data Output            |
| E1  | P1.4  | P1.4                        | I2S_SDI                 | TMR3B_IOA               | I <sup>2</sup> S Serial Data Input; Timer 3 I/O 32 Bits or Lower 16 Bits Port Map B  |
| E3  | P1.5  | P1.5                        | I2S_SDO                 | TMR3B_IOB               | I <sup>2</sup> S Serial Data Output; Timer 3 I/O Upper 16<br>Bits Port Map B         |
| E2  | P1.6  | P1.6                        | TMR3A_IOA               | BLE_ANT_CTR<br>L2       | Timer 3 I/O 32 Bits or Lower 16 Bits Port Map A;<br>Bluetooth Antenna Control Line 2 |
| D4  | P1.7  | P1.7                        | TMR3A_IOB               | BLE_ANT_CTR<br>L3       | Timer 3 I/O Upper 16 Bits Port Map A; Bluetooth Antenna Control Line 3               |
| D2  | P1.8  | P1.8                        | BLE_ANT_CTR<br>L0       | RXEV0                   | Bluetooth Antenna Control Line 0; CM4 Rx<br>Event Input                              |
| D3  | P1.9  | P1.9                        | BLE_ANT_CTR<br>L1       | TXEV0                   | Bluetooth Antenna Control Line 1; CM4 Tx<br>Event Output                             |
| C4  | P2.0  | P2.0                        | AIN0/AIN0N              | _                       | Analog-to-Digital Converter Input 0/Comparator<br>0 Negative Input                   |
| C5  | P2.1  | P2.1                        | AIN1/AIN0P              | _                       | Analog-to-Digital Converter Input 1/Comparator<br>0 Positive Input                   |
| D8  | P2.2  | P2.2                        | AIN2/AIN1N              | _                       | Analog-to-Digital Converter Input 2/Comparator<br>1 Negative Input                   |
| E8  | P2.3  | P2.3                        | AIN3/AIN1P              | _                       | Analog-to-Digital Converter Input 3/Comparator 1 Positive Input                      |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

|        | FUNCTION MODE  |                             |                           |             |                                                                                                                                                       |  |  |  |
|--------|----------------|-----------------------------|---------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PIN    | NAME           | Primary Signal<br>(Default) |                           |             | FUNCTION                                                                                                                                              |  |  |  |
| C7     | P2.4           | P2.4                        | AIN4/AIN2N                | LPTMR0B_IOA | Analog-to-Digital Converter Input 4/Comparator<br>2 Negative Input; Low-Power Timer 0 I/O Port<br>Map B                                               |  |  |  |
| D7     | P2.5           | P2.5                        | AIN5/AIN2P                | LPTMR1B_IOA | Analog-to-Digital Converter Input 5/Comparator<br>2 Positive Input; Low-Power Timer 1 I/O Port<br>Map B                                               |  |  |  |
| C6     | P2.6           | P2.6                        | LPTMR0_CLK/<br>AIN6/AIN3N | LPUARTB_RX  | Low-Power Timer 0 External Clock Input/<br>Analog-to-Digital Converter Input 6/Comparator<br>3 Negative Input; Low-Power UART 0 Receive<br>Port Map B |  |  |  |
| D6     | P2.7           | P2.7                        | LPTMR1_CLK/<br>AIN7/AIN3P | LPUARTB_TX  | Low-Power Timer 1 External Clock Input/<br>Analog-to-Digital Converter Input 7/Comparator<br>3 Positive Input; Low-Power UART Transmit<br>Port Map B  |  |  |  |
| E5     | P3.0           | P3.0                        | PDOWN                     | WAKEUP      | Power-Down Output; Wakeup Input. This device pin can only be powered by $V_{\mbox{DDIOH}}.$                                                           |  |  |  |
| E6     | P3.1           | P3.1                        | SQWOUT                    | WAKEUP      | Square-Wave Output; Wakeup Input. This device pin can only be powered by V <sub>DDIOH</sub> .                                                         |  |  |  |
| ANTENN | ANTENNA OUTPUT |                             |                           |             |                                                                                                                                                       |  |  |  |
| A1     | ANT            |                             |                           |             | Antenna for Bluetooth Radio. Attach the single-<br>ended, unbalanced Bluetooth radio antenna.                                                         |  |  |  |

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

### **Detailed Description**

The MAX32655 microcontroller (MCU) is an advanced system-on-chip featuring an Arm Cortex-M4F CPU for efficient computation of complex functions and algorithms that is qualified to operate at a temperature range of -40°C to +105°C. The SoC integrates power regulation and management with a SIMO buck regulator system. On board is the latest generation Bluetooth 5.2 Low Energy (LE) radio, supporting LE Audio, angle of arrival (AoA) and angle of departure (AoD) for direction finding, long-range (coded), and high-throughput modes. The device offers large onboard memory with 512KB flash and 128KB SRAM, with optional error correction coding on one 32K SRAM bank. This 32KB bank can be optionally retained in backup mode. An 8KB user OTP area is available and 8 bytes are retained, even during powerdown. Many high-speed interfaces are supported on the device including SPI, UART, and I<sup>2</sup>C serial interfaces, plus one I<sup>2</sup>S port for connecting to an audio codec. Additional low-power peripherals include flexible LPTIMER, LPUART, and analog comparators. An eight-input, 10-bit ADC is available to monitor analog input from external analog sources.

### Arm Cortex-M4 with FPU Processor and RISC-V RV32 Processor

The Arm Cortex-M4 with FPU processor CM4 is ideal for low-power system control. The architecture combines highefficiency signal processing functionality with low power, low cost, and ease of use.

The Arm Cortex-M4 with FPU DSP supports single instruction multiple data (SIMD) path DSP extensions, providing:

- Four parallel 8-bit add/sub
- Floating point single precision
- Two parallel 16-bit add/sub
- Two parallel MACs
- 32- or 64-bit accumulate
- Signed and unsigned data with or without saturation

The addition of 32-bit RISC-V coprocessor RV32 provides the system with ultra-low-power consumption signal processing.

### Memory

### Internal Flash Memory

512KB of internal flash memory provides nonvolatile storage of program and data memory.

### Internal SRAM

The internal 128KB SRAM provides low-power retention of application information in all power modes except POWER DOWN. The SRAM is divided into 4 banks. SRAM0 and SRAM1 are both 32KB, SRAM2 is 48KB, and SRAM3 is 16KB. SRAM2 and SRAM3 are accessible by the RV-32 in LOW POWER mode. For enhanced system reliability, SRAM0 (32KB) can be configured with error correction coded (ECC), single error correction-double error detection (SED-DED). This data retention feature is optional and configurable. This granularity allows the application to minimize its power consumption by only retaining the most essential data.

### Bluetooth 5.2

### Bluetooth 5.2 Low Energy Radio

Bluetooth 5.2 LE is the latest version of the Bluetooth wireless communication standard. It is used for wireless headphones and other audio hardware, as well as for communication between various smart home and internet of things (IoT) devices. Bluetooth LE communications operate in the unlicensed 2.4GHz industrial-scientific-medical (ISM) band. A frequency-hopping transceiver is used to combat interference and fading. The system operates in the 2.4GHz ISM band at 2400MHz to 2483.5MHz. It uses 40 RF channels. These RF channels have center frequencies 2402 + k x 2MHz, where k = 0, ..., 39. The Bluetooth stack runs on RV32 so that the CM4 can be freed to run application code. The features of the radio include the following:

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

- Higher transmit power up to +4.5dbm
- 1Mbps, 2Mbps, and long-range coded (125kbps and 500kbps)
- Increased broadcast capability
- Advertising packet up to 255 bytes
- On-chip matching network to the antenna
- Antenna control outputs
- Direction finding with AoA and AoD
- Provides hardware on-the-fly encryption and decryption for lower power consumption
- Low transmit current of 4.17mA at 0dbm at 3.3V
- Low receive current of 4.0mA at 3.3V
- Supports mesh networking
- Supports high-quality audio streaming (isochronous)

### **Bluetooth 5.2 Software Stack**

A Bluetooth 5.2 software stack is available for application developers to quickly add support to devices. The Arm Cordio<sup>®</sup>-B50 software stack is provided in library form and provides application developers access to Bluetooth technology without validation and development of a software stack. The Cordio-B50 software stack interfaces to the Bluetooth link layer running on dedicated hardware. The dedicated hardware for the stack enables the ultimate in power management for IoT applications. Cordio-B50 features the following:

- C library for linking directly into an application development tool
- Change PHY support
  - · Host selects the PHY it needs to use at any given time enabling long range or higher bandwidth only when required
    - Bluetooth LE 1M
    - Bluetooth LE Coded S = 2
    - Bluetooth LE Coded S = 8
    - Bluetooth LE 2M
- Bluetooth 5.2 advertising extension support for enabling next-generation Bluetooth beacons
  - · Larger packets and advertising channel offloading
  - Packets up to 255 octets long
  - Advertising packet chaining
  - Advertising sets
  - · Periodic advertising
  - High-duty cycle non-connectable advertising
  - Sample applications using standard profiles built on the Cordio-B50 software framework

### Comparators

The eight AIN[7:0] inputs can be configured as four pairs and deployed as four independent comparators with the following features:

- Comparison events can trigger interrupts
- Events can wake the CM4 from SLEEP, LOW POWER, MICRO POWER, STANDBY, or BACKUP operating modes
- Can be active in all power modes

### **Dynamic Voltage Scaling (DVS) Controller**

The DVS controller works using the fixed high-speed oscillator and the V<sub>COREA</sub> supply voltage to optimally operate the Arm core at the lowest practical voltage. The ability to adaptively adjust the voltage provides a significant reduction in dynamic power consumption.

The DVS controller provides the following features:

- DVS monitoring and adjustment functions
- Continuous monitoring with programmable monitor sample period

# Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

- Controlled transition to a programmable operating point
- Independent high and low operating limits for safe, bounded operation
- Independent high, center, and low operating range delay line monitors
- Programmable adjustment rate when an adjustment is required
- Single clock operation
- APB interface provides IP control and status access
- Interrupt capability during error

### **Clocking Scheme**

Multiple clock sources can be selected as the system clock:

- Internal primary oscillator (IPO) at a nominal frequency of 100MHz
- Internal secondary oscillator (ISO) at a nominal frequency of 60MHz
- Configurable internal nano-ring oscillator (INRO) at 8kHz, 16kHz, or 30kHz
- External RTC oscillator at 32.768kHz (ERTCO)—external crystal required
- Internal baud rate oscillator at 7.3728MHz (IBRO)
- External square-wave clock up to 80MHz
- External RF oscillator at 32MHz (ERFO)—external crystal required

There are multiple external clock inputs:

- LPTMR0 and LPTMR1 can be clocked from unique external sources.
- SYS\_CLK can be derived from an external source.

## Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2



Figure 6. Clocking Scheme Diagram

### General-Purpose I/O (GPIO) and Special Function Pins

Most GPIO pins share both a firmware-controlled I/O function and one or more alternate functions associated with peripheral modules. Pins can be individually enabled for GPIO or peripheral special function use. Configuring a pin as a special function usually supersedes its use as a firmware-controlled I/O. Although this multiplexing between peripheral and GPIO functions is usually static, it can also be done dynamically. The electrical characteristics of a GPIO pin are identical whether the pin is configured as an I/O or special function, except where explicitly noted in the Electrical Characteristics tables.

In GPIO mode, pins are logically divided into ports of 32 pins. Each pin of a port has an interrupt function that can be

# Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

independently enabled, and configured as a level- or edge-sensitive interrupt. All GPIOs of a given port share the same interrupt vector.

When configured as GPIO, all features can be independently enabled or disabled on a per-pin basis. The following features are provided:

- Configurable as input, output, bidirectional, or high impedance
- Optional internal pullup resistor or internal pulldown resistor when configured as input
- Exit from low-power modes on rising or falling edge
- Selectable standard- or high-drive modes

The MAX32655 provides up to 52 GPIO pins. Caution is needed since Port 3 (P3.0 and P3.1 device pins) is configured in a different manner from the above description.

## Analog-to-Digital Converter (ADC)

The 10-bit sigma-delta ADC provides an integrated reference generator and a single-ended input multiplexer. The multiplexer selects an input channel from one of the eight external analog input signals (AIN0–AIN7) or the internal power supply inputs.

The reference for the ADC can be:

- Internal 1.22V bandgap
- V<sub>SSA</sub> analog supply

An optional feature allows samples captured by the ADC to be automatically compared against user-programmable high and low limits. Up to four channel limit pairs can be configured in this way. The comparison allows the ADC to trigger an interrupt (and potentially wake the CPU from a power mode) when a captured sample goes outside the preprogrammed limit range. Since this comparison is performed directly by the sample limit monitors, it can be performed even while the CPU is in SLEEP, LOW POWER or MICRO POWER mode. The eight AIN[7:0] inputs can be configured as four pairs and deployed as four independent comparators.

The ADC measures the following voltages:

- AIN[7:0] up to 3.3V
- V<sub>REGI</sub>
- V<sub>COREA</sub>
- V<sub>COREB</sub>
- VDDIOH
- V<sub>DDIO</sub>
- VTXOUT
- V<sub>RXOUT</sub>
- V<sub>DDA</sub>

## Single-Inductor Multiple-Output (SIMO) Switch-Mode Power Supply (SMPS)

The SIMO SMPS built into the device provides a monolithic power supply architecture for operation from a single lithium cell. The SIMO provides four buck regulator outputs that are voltage programmable. This architecture optimizes power consumption efficiency of the device and minimizes the bill of materials for the circuit design since only a single inductor/ capacitor pair is required.

### **Power Management**

### Power Management Unit (PMU)

The PMU provides high-performance operation while minimizing power consumption. It exercises intelligent, precise control of power distribution to the CPUs and peripheral circuitry.

The PMU provides the following features:

• User-configurable system clock

# Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

- Automatic enabling and disabling of crystal oscillators based on power mode
- Multiple power domains
- · Fast wake-up of powered-down peripherals when activity detected

#### ACTIVE Mode

In this mode, the CM4 and the RV32 can execute application code and all digital and analog peripherals are available on demand. Dynamic clocking disables peripherals not in use, providing the optimal mix of high performance and low power consumption. The CM4 has access to all system SRAM. The RV32 has access to SRAM2 and SRAM3. Both the CM4 and the RV32 can execute from internal flash simultaneously. SRAM3 can be configured as an instruction cache for the RV32.

### SLEEP Mode

This mode consumes less power, but wakes faster because the clocks can optionally be enabled.

The device status is as follows:

- CM4 is asleep
- RV32 is asleep
- Peripherals are on
- Standard DMA is available for optional use

## LOW POWER Mode (LPM)

This mode is suitable for running the RV32 processor to collect and move data from enabled peripherals.

The device status is a follows:

- The CM4, SRAM0, and SRAM1 are in state retention.
- The RV32 can access the SPI, all UARTS, all timers, I<sup>2</sup>C, 1-Wire, pulse train engines, I<sup>2</sup>S, CRC, AES, TRNG, PCIF, and comparators, as well as SRAM2 and SRAM3. SRAM3 can be configured to operate as RV32 instruction cache
- The transition from LOW POWER mode to ACTIVE mode is faster than the transition from BACKUP mode because system initialization is not required.
- The DMA can access flash.
- IPO can be optionally powered down.
- The following oscillators are enabled:
  - IBRO
  - ERTCO
  - INRO
  - ISO
  - ERFO

### MICRO POWER Mode (µPM)

This mode is used for extremely low power consumption while using a minimal set of peripherals to provide wakeup capability.

The device status is a follows:

- Both CM4 and RV32 are state retained. (System state and all SRAM is retained.)
- The GPIO pins retain their state.
- All non-MICRO POWER peripherals are state retained.
- IBRO can be optionally powered down.
- The following oscillators are powered down:
  - IPO
  - ISO
  - ERFO
- The following oscillators are enabled:

# Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

- IBRO
- ERTCO
- INRO
- The following MICRO POWER mode peripherals are available for use to wake up the device:
  - LPUART0, LPUART1
  - WWDT1
  - · All four low-power analog comparators

### **STANDBY Mode**

This mode is used to maintain the system operation while keeping time with the RTC.

The device status is as follows:

- Both CM4 and RV32 are state retained. (System state and all SRAM is retained.)
- The GPIO pins retain their state.
- RTC is on.
- All peripherals are state retained.
- The following oscillators are powered down:
  - IPO
  - ISO
  - IBRO
  - ERFO
- The following oscillators are enabled:
  - ERTCO
  - INRO

## **BACKUP Mode**

This mode is used maintain the system RAM. The device status is as follows:

- CM4 and RV32 are powered off.
- SRAM0, SRAM1, SRAM2 and SRAM3 can be configured to be state retained as per [[Table 0. Backup Mode SRAM Retention]].
- All peripherals are powered off.
- The GPIO pins retain their state.
- RTC is on.
- The following oscillators are powered down:
  - IPO
  - ISO
  - IBRO
  - INRO
  - ERFO
- The following oscillators are enabled:
  - ERTCO

## Table 1. BACKUP Mode SRAM Retention

| RAM BLOCK | RAM SIZE   |
|-----------|------------|
| SRAM0     | 32KB + ECC |
| SRAM1     | 32KB       |
| SRAM2     | 48KB       |
| SRAM3     | 16KB       |

# Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

## POWER DOWN Mode (PDM)

This mode is used during product level distribution and storage.

The device status is as follows:

- The CM4 and RV32 are powered off.
- All peripherals and SRAM are powered down.
- All oscillators are powered down.
- 8 bytes of data are retained.
- Values in the flash are preserved.
- Voltage monitors are operational.

#### Wake-Up Sources

The sources of wake-up from the SLEEP, LOW POWER, MICRO POWER, STANDBY, BACKUP, and POWER DOWN operating modes are summarized in <u>Table 2</u>.

## Table 2. Wake-Up Sources

| OPERATING MODE       | WAKE-UP SOURCE                                                                                                                      |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| SLEEP                | Any enabled peripheral with interrupt capability; RSTN                                                                              |
| LOW POWER (LPM)      | SPI0, I <sup>2</sup> S, I <sup>2</sup> C, UARTs, timers, watchdog timers, wakeup timer, all comparators, RTC, GPIOs, RSTN, and RV32 |
| MICRO POWER<br>(µPM) | All comparators, LPUART, LPTMR1, LPTIMER2, LPWDT0, RTC, wakeup rimer, GPIOs, and RSTN                                               |
| STANDBY              | RTC, wakeup rimer, GPIOs, CMP0, and RSTN                                                                                            |
| BACKUP               | RTC, wakeup rimer, GPIOs, CMP0, and RSTN                                                                                            |
| POWER DOWN<br>(PDM)  | P3.0, P3.1, and RSTN                                                                                                                |

## Real-Time Clock (RTC)

An RTC keeps the time of day in absolute seconds. The 32-bit seconds register can count up to approximately 136 years and be translated to calendar format by application software.

The RTC provides a time-of-day alarm that is programmable to any future value between 1 second and 12 days. When configured for long intervals, the time-of-day alarm is usable as a power-saving timer, allowing the device to remain in an extremely low-power mode, but still awaken periodically to perform assigned tasks. A second independent 32-bit 1/4096 subsecond alarm is programmable with a tick resolution of 244µs. Both can be configured as recurring alarms. When enabled, either alarm can cause an interrupt or wake the device from most low-power modes.

The time base is generated by a 32.768kHz crystal or an external clock source that must meet the electrical/timing requirements in the *Electrical Characteristics* table.

The RTC calibration feature provides the ability for user software to compensate for minor variations in the RTC oscillator, crystal, temperature, and board layout. Enabling the SQWOUT alternate function outputs a timing signal derived from the RTC. External hardware can measure the frequency and adjust the RTC frequency in increments of ±127ppm with 1ppm resolution. Under most circumstances, the oscillator does not require any calibration.

## **Programmable Timers**

### 32-Bit Timer/Counter/PWM (TMR, LPTMR)

General-purpose, 32-bit timers provide timing, capture/compare, or generation of pulse-width modulated (PWM) signals with minimal software interaction.

The timer provides the following features:

• 32-bit up/down autoreload

# Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

- Programmable prescaler
- PWM output generation
- Capture, compare, and capture/compare capability
- External pin multiplexed with GPIO for timer input, clock gating, or capture
- Timer output pin
- TMR0–TMR3 can be configured as two 16-bit general-purpose timers
- Timer interrupt

The MAX32655 provides six 32-bit timers (TMR0, TMR1, TMR2, TMR3, LPTMR0, and LPTMR1). LPTMR0 and LPTMR1 are capable of operation in the SLEEP, LOW POWER, and MICRO POWER modes.

I/O functionality is supported for all of the timers. Note that the function of a port can be multiplexed with other functions on the GPIO pins, so it might not be possible to use all the ports depending on the device configuration. See <u>Table 3</u> for individual timer features.

|          | REGISTER       | SINGLE | DUAL      | SINGLE | POWER                                             |      |     |      | С    | LOCK SO | URCE       |            |
|----------|----------------|--------|-----------|--------|---------------------------------------------------|------|-----|------|------|---------|------------|------------|
| INSTANCE | ACCESS<br>NAME | 32 BIT | 16<br>BIT | 16 BIT | MODE                                              | PCLK | ISO | IBRO | INRO | ERTCO   | LPTMR0_CLK | LPTMR1_CLK |
| TMR0     | TMR0           | Yes    | Yes       | No     | ACTIVE<br>SLEEP<br>LOW<br>POWER                   | Yes  | Yes | Yes  | No   | Yes     | No         | No         |
| TMR1     | TMR1           | Yes    | Yes       | No     | ACTIVE<br>SLEEP<br>LOW<br>POWER                   | Yes  | Yes | Yes  | No   | Yes     | No         | No         |
| TMR2     | TMR2           | Yes    | Yes       | No     | ACTIVE<br>SLEEP<br>LOW<br>POWER                   | Yes  | Yes | Yes  | No   | Yes     | No         | No         |
| TMR3     | TMR3           | Yes    | Yes       | No     | ACTIVE<br>SLEEP<br>LOW<br>POWER                   | Yes  | Yes | Yes  | No   | Yes     | No         | No         |
| LPTMR0   | TMR4           | No     | No        | Yes    | ACTIVE<br>SLEEP<br>LOW<br>POWER<br>MICRO<br>POWER | No   | No  | Yes  | Yes  | Yes     | Yes        | No         |
| LPTMR1   | TMR5           | No     | No        | Yes    | ACTIVE<br>SLEEP<br>LOW<br>POWER<br>MICRO<br>POWER | No   | No  | Yes  | Yes  | Yes     | No         | Yes        |

## **Table 3. Timer Configuration Options**

### Watchdog Timer (WDT)

Microcontrollers are often used in harsh environments where electrical noise and electromagnetic interference (EMI) are abundant. Without proper safeguards, these hazards can disturb device operation and corrupt program execution. One of the most effective countermeasures is the windowed WDT, which detects runaway code or system unresponsiveness.

The WDT is a 32-bit, free-running counter with a configurable prescaler. When enabled, the WDT must be periodically reset by the application software. Failure to reset the WDT within the user-configurable timeout period indicates that the

# Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

application software is not operating correctly and results in a WDT timeout. A WDT timeout can trigger an interrupt, system reset, or both. Either response forces the instruction pointer to a known good location before resuming instruction execution. The windowed timeout period feature provides more detailed monitoring of system operation, requiring the WDT to be reset within a specific window of time. See <u>Table 4</u> for individual timer features.

The MAX32655 provides two instances of the watchdog timer—WDT0 and LPWDT0.

## Table 4. Watchdog Timer Configuration Options

| INSTANCE NAME |                                     | POWER MODE                                  | CLOCK SOURCE |      |      |       |
|---------------|-------------------------------------|---------------------------------------------|--------------|------|------|-------|
| INSTANCE NAME | NCE NAME REGISTER ACCESS NAME POWER |                                             | PCLK         | IBRO | INRO | ERTCO |
| WDT0          | WDT0                                | ACTIVE<br>SLEEP<br>LOW POWER                | Yes          | Yes  | No   | No    |
| LPWDT0        | WDT1                                | ACTIVE<br>SLEEP<br>LOW POWER<br>MICRO POWER | No           | Yes  | Yes  | Yes   |

## Pulse Train Engine (PT)

Multiple, independent pulse train generators can provide either a square-wave or a repeating pattern from 2 to 32 bits in length. Any single pulse train generator or any desired group of pulse train generators can be synchronized at the bit level allowing for multibit patterns. Each pulse train generator is independently configurable.

The pulse train generators provide the following features:

- Independently enabled
- Safe enable and disable for pulse trains without bit banding
- Multiple pin configurations allow for flexible layout
- Pulse trains can be started/synchronized independently or as a group
- Frequency of each enabled pulse train generator is also set separately, based on a divide down (divide by 2, divide by 4, divide by 8, and so on) of the input pulse train module clock
- Input pulse train module clock can be optionally configured to be independent from the system AHB clock
- Multiple repetition options
  - Single shot (nonrepeating pattern of 2 to 32 bits)
  - Pattern repeats a user-configurable number of times or indefinitely
  - · Termination of one pulse train loop count can restart one or more other pulse trains

The pulse train engine feature is an alternate function associated with a GPIO pin. In most cases, enabling the pulse train engine function supersedes the GPIO function.

The MAX32655 provides up to 4 instances of the pulse train engine peripheral (PT[3:0]).

## **Serial Peripherals**

### I<sup>2</sup>C Interface (I2C)

The I<sup>2</sup>C interface is a bidirectional, two-wire serial bus that provides a medium-speed communications network. It can operate as a one-to-one, one-to-many, or many-to-many communications medium. This interface supports standard-mode, fast-mode, fast-mode plus, and high-speed mode I<sup>2</sup>C speeds. It provides the following features:

- Master or slave mode operation
  - Supports up to 4 different slave addresses in slave mode
- Supports standard 7-bit addressing or 10-bit addressing
- RESTART condition
- Interactive receive mode
- Tx FIFO preloading

# Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

- Support for clock stretching to allow slower slave devices to operate on higher speed busses
- Multiple transfer rates
  - Standard mode: 100kbps
  - Fast mode: 400kbps
  - Fast mode plus: 1000kbps
  - High-speed mode: 3.4Mbps
- Internal filter to reject noise spikes
- Receiver FIFO depth of 8 bytes
- Transmitter FIFO depth of 8 bytes

The MAX32655 provides three instances of the I<sup>2</sup>C peripheral—I2C0, I2C1, and I2C2.

## I<sup>2</sup>S Interface (I2S)

The I<sup>2</sup>S interface is a bidirectional, four-wire serial bus that provides serial communications for codecs and audio amplifiers compliant with the I<sup>2</sup>S Bus Specification, June 5, 1996. It provides the following features:

- Master and slave mode operation
- Support for 4 channels
- 8, 16, 24, and 32 bit frames
- Receive and transmit DMA support
- Wakeup on FIFO status (full/empty/threshold)
- Pulse density modulation support for receive channel
- Word-select polarity control
- First bit position selection
- Interrupts generated for FIFO status
- Receiver FIFO depth of 32 bytes
- Transmitter FIFO depth of 32 bytes

The MAX32655 provides one instance of the I<sup>2</sup>S peripheral (I2S0).

## Serial Peripheral Interface (SPI)

The SPI is a highly configurable, flexible, and efficient synchronous interface where multiple SPI devices can coexist on a single bus. The bus uses a single clock signal and multiple data signals, as well as one or more slave select lines to address only the intended target device. The SPI operates independently and requires minimal processor overhead.

The provided SPI peripherals can operate in either slave or master mode and provide the following features:

- SPI modes 0, 1, 2, or 3 for single-bit communication
- 3- or 4-wire mode for single-bit slave device communication
- Full-duplex operation in single-bit, 4-wire mode
- Dual and quad data modes supported
- Multiple slave selects on some instances
- Multimaster mode fault detection
- Programmable interface timing
- Programmable SCK frequency and duty cycle
- 32-byte transmit and receive FIFOs
- Slave select assertion and deassertion timing with respect to leading/trailing SCK edge

The MAX32655 provides two instances of the SPI peripheral—SPI0 and SPI1. See Table 5 for configuration options.

## **Table 5. SPI Configuration Options**

| INSTANCE | DATA | SLAVE<br>SELECT LINES | MAXIMUM FREQUENCY<br>MASTER MODE (MHz) | MAXIMUM FREQUENCY<br>SLAVE MODE (MHz) |
|----------|------|-----------------------|----------------------------------------|---------------------------------------|
|          |      | 81 CTBGA              |                                        |                                       |

# Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

## Table 5. SPI Configuration Options (continued)

| SPI0 | 3-wire, 4-wire, dual, or quad data support    | 3 | 50 | 50 |
|------|-----------------------------------------------|---|----|----|
| SPI1 | 3-wire, 4-wire, dual, or<br>quad data support | 1 | 25 | 50 |

## UART (UART, LPUART)

The universal asynchronous receiver-transmitter (UART, LPUART) interface supports full-duplex asynchronous communication with optional hardware flow control (HFC) modes to prevent data overruns. If HFC mode is enabled on a given port, the system uses two extra pins to implement the industry-standard request to send (RTS) and clear to send (CTS) flow control signaling. Each instance is individually programmable.

- 2-wire interface or 4-wire interface with flow control
- 8-byte send/receive FIFO
- Full-duplex operation for asynchronous data transfers
- Interrupts available for frame error, parity error, CTS, Rx FIFO overrun, and FIFO full/partially full conditions
- Automatic parity and frame error detection
- Independent baud-rate generator
- Programmable 9th-bit parity support
- Multidrop support
- Start/stop bit support
- Hardware flow control using RTS/CTS
- 12.5Mbps for UART maximum baud rate
- 1.85Mbps for LPUART maximum baud rate
- Two DMA channels can be connected (read and write FIFOs)
- Programmable word size (5 bits to 8 bits)

The MAX32655 provides four instances of the UART peripheral—UART0, UART1, UART2, and LPUART0. LPUART0 is capable of operation in the SLEEP, LOW POWER, and MICRO POWER modes. See <u>Table 6</u> for configuration options.

## **Table 6. UART Configuration Options**

| INSTANCE NAME | REGISTER ACCESS NAME |                       | URCE                                        |      |      |       |
|---------------|----------------------|-----------------------|---------------------------------------------|------|------|-------|
| INSTANCE NAME | REGISTER ACCESS NAME | HARDWARE FLOW CONTROL | POWER MODE                                  | PCLK | IBRO | ERTCO |
| UART0         | UART0                | Yes                   | ACTIVE<br>SLEEP<br>LOW POWER                | Yes  | Yes  | No    |
| UART1         | UART1                | Yes                   | ACTIVE<br>SLEEP<br>LOW POWER                | Yes  | Yes  | No    |
| UART2         | UART2                | Yes                   | ACTIVE<br>SLEEP<br>LOW POWER                | Yes  | Yes  | No    |
| LPUART0       | UART3                | No                    | ACTIVE<br>SLEEP<br>LOW POWER<br>MICRO POWER | No   | Yes  | Yes   |

### 1-Wire Master (OWM)

Maxim's 1-wire bus consists of one signal that carries data and also supplies power to the slave devices and a ground return. The bus master communicates serially with one or more slave devices through the bidirectional, multidrop 1-Wire bus. The single-contact serial interface is ideal for communication networks requiring minimal interconnection.

The provided 1-Wire master supports the following features:

# Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

- Single contact for control and operation
- Unique factory identifier for any 1-Wire device
- Multiple device capability on a single line

The OWM supports both standard (15.6kbps) and overdrive (110kbps) speeds.

## Standard DMA Controller

The standard DMA controller allows automatic one-way data transfer between two entities. These entities can be either memories or peripherals. The transfers are done without using CPU resources. The following transfer modes are supported:

- 4-channel
- Peripheral to data memory
- Data memory to peripheral
- Data memory to data memory
- Event support

All DMA transactions consist of an AHB burst read into the DMA FIFO, followed immediately by an AHB burst write from the FIFO.

The MAX32655 provides one instance of the standard DMA controller.

## Security

### AES

The dedicated hardware-based AES engine supports the following algorithms:

- AES-128
- AES-192
- AES-256

The AES keys are automatically generated by the engine and stored in dedicated flash to protect against tampering. Key generation and storage is transparent to the user.

## True Random Number Generator (TRNG) Non-Deterministic Random Bit Generator (NDRBG)

The device provides a non-deterministic entropy source that can be used to generate cryptographic seeds or strong encryption keys as part of an overall framework for a secure customer application.

Software can use random numbers to trigger asynchronous events that add complexity to program execution to thwart replay attacks or key search methodologies.

The TRNG can support the system-level validation of many security standards. Maxim Integrated will work directly with the customer's validation laboratory to provide the laboratory with any required information. Contact Maxim Integrated for details of compliance with specific standards.

#### **CRC Module**

A cyclic redundancy check (CRC) hardware module provides fast calculations and data integrity checks by application software. It supports a user-defined programmable polynomial up to 32-bits. Direct memory access copies data into the CRC module so that CRC calculations on large blocks of memory are performed with minimal CPU intervention. Examples of common polynomials are depicted in <u>Table 7</u>.

|                 | -                                                                                                                                                                                                                                                                       |                |            |                |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|----------------|
| ALGORITHM       | POLYNOMIAL EXPRESSION                                                                                                                                                                                                                                                   | ORDER          | POLYNOMIAL | CHECK          |
| CRC-32-ETHERNET | x <sup>32</sup> + x <sup>26</sup> + x <sup>23</sup> + x <sup>22</sup> + x <sup>16</sup> + x <sup>12</sup> + x <sup>11</sup> + x <sup>10</sup> + x <sup>8</sup> + x <sup>7</sup> + x <sup>5</sup> + x <sup>4</sup> +<br>x <sup>2</sup> + x <sup>1</sup> + x <sup>0</sup> | 0xEDB8<br>8320 | LSB        | 0xDEBB<br>20E3 |
| CRC-CCITT       | $x^{16}+x^{12}+x^{5}+x^{0}$                                                                                                                                                                                                                                             | 0x0000<br>8408 | LSB        | 0x0000<br>F0B8 |

## Table 7. Common CRC Polynomials

# Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

## Table 7. Common CRC Polynomials (continued)

| CRC-16   | $x^{16}+x^{15}+x^2+x^0$                                             | 0x0000<br>A001 | LSB | 0x0000<br>B001 |
|----------|---------------------------------------------------------------------|----------------|-----|----------------|
| USB DATA | x <sup>16</sup> + x <sup>15</sup> + x <sup>2</sup> + x <sup>0</sup> | 0x8005<br>0000 | LSB | 0x800D<br>0000 |
| PARITY   | x <sup>1</sup> + x <sup>0</sup>                                     | 0x0000<br>0001 | MSB | _              |

## Secure Boot

Versions of the device that support the secure feature provides automatic program memory verification and authentication before execution after every reset.

## Debug and Development Interface (SWD, JTAG)

The serial wire debug (SWD) interface is used for code loading and ICE debug activities for the CM4. The JTAG interface is provided for the RV32. All devices in mass production have the debugging/development interface enabled.

# Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

# **Ordering Information**

| PART          | FLASH | SYSTEM RAM      | PIN-PACKAGE |
|---------------|-------|-----------------|-------------|
| MAX32655GXG+  | 512KB | 128KB + ECC 8KB | 81 CTBGA    |
| MAX32655GXG+T | 512KB | 128KB + ECC 8KB | 81 CTBGA    |

T = Tape and reel.

# Low-Power, Arm Cortex-M4 Processor with FPU-Based Microcontroller and Bluetooth 5.2

## **Revision History**

| REVISION | REVISION | DESCRIPTION       | PAGES   |
|----------|----------|-------------------|---------|
| NUMBER   | DATE     |                   | CHANGED |
| 0        | 8/20     | Release for intro | —       |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

Maxim Integrated and the Maxim Integrated logo are trademarks of Maxim Integrated Products, Inc.